AN 307: Intel® FPGA Design Flow for Xilinx* Users

ID 683562
日付 3/20/2018
Public
ドキュメント目次

3.3.9. Static Timing Analysis

The Report Timing Summary in Vivado* generates the Post-Place and Post-Route Static Timing Report. Similarly, the Intel® FPGA タイミング・アナライザー analyzes and reports the performance of all logic in your design, allowing you to determine all the critical paths that limit your design’s performance.
表 19.  Static Timing Analysis Methods Comparison
GUI Feature Xilinx* Vivado* Software インテル® Quartus® Primeプロ・エディション Software
Static Timing Analysis Report Timing タイミング・アナライザー

The Intel® FPGA タイミング・アナライザー is an easy-to-use, second-generation, ASIC-strength static timing analyzer that supports the industry-standard Synopsys* Design Constraints (SDC) format.

図 10.  タイミング・アナライザー GUI

The major difference between performing timing analysis with the Report Timing Summary in Vivado* and the Intel® FPGA タイミング・アナライザー is that in the Vivado* software, a change in timing constraint triggers a recompile. In contrast, the タイミング・アナライザー GUI allows you to experiment with timing constraints and timing model without recompiling.

Access

Static timing analysis with the タイミング・アナライザー is part of the full compilation flow, but you can also run the module separately.

To run the タイミング・アナライザー over a post-fit netlist, click Processing > Start > Start タイミング・アナライザー .

To open the タイミング・アナライザー GUI, click Tools > タイミング・アナライザー .