AN 307: Intel® FPGA Design Flow for Xilinx* Users

ID 683562
日付 3/20/2018
Public
ドキュメント目次

2.4. Intel® FPGA Device Features

表 2.   インテル® Arria® 10 Device Features
Performance A speed grade faster core performance and up to a 20% fMAX advantage compared to the competition, using publicly-available Intel® FPGA IP Evaluation Mode designs.
Power インテル® Arria® 10 FPGAs and SoCs are up to 40 percent lower power than previous generation FPGAs and SoCs
Industry’s only
  • Hard floating-point digital signal processing (DSP) blocks with speeds up to 1.5 tera floating-point operations per second (TFLOPS)4
  • 20 nm ARM-based SoC
Applications FPGAs and SoCs deliver the integration needed to address a wide range of applications for many industries, including communications, defense, broadcast, high-performance computing, test, and medical
表 3.   インテル® Stratix® 10 Device Features
Performance Built on the Intel® 14 nm Tri-Gate process, インテル® Stratix® 10 devices deliver 2X core performance gains over previous-generation, high-performance FPGAs with up to 70% lower power. 5
Power Take advantage of heterogeneous 3D system-in-package (SiP) technology to integrate a monolithic FPGA core fabric with 3D SiP transceiver tiles and other advanced components in a single package.
Floating-point operations
  • The hardened floating-point operators within each DSP block, initially introduced in the インテル® Arria® 10 device family, is extended to deliver an order of magnitude greater throughput in インテル® Stratix® 10 FPGAs and SoCs.
  • Digital signal processing (DSP) designs can achieve up to 10 tera floating point operations per second (TFLOPS) of IEEE 754 single-precision floating-point operations.
Processor Highly efficient quad-core Arm* Cortex* -A53 processor cluster optimized for ultra-high performance per watt, which reduces power consumption up to 70% over previous-generation SoC FPGAs.5
Applications Uniquely positioned to address next-generation, high-performance systems in the most demanding applications including communications, datacenter acceleration, high performance computing, radar processing, ASIC prototyping, and many more.
表 4.   インテル® Cyclone® 10 GX
Industry’s first Low-cost FPGA with IEEE 754-compliant hard floating-point DSP blocks
Applications Optimized for high-bandwidth, performance applications such as Industrial Vision, Robotics, and Automotive Infotainment.
4 Tests measure performance of components on a particular test, in specific systems. Differences in hardware, software, or configuration will affect actual performance. Consult other sources of information to evaluate performance as you consider your purchase. For more complete information about performance and benchmark results, visit www.intel.com/benchmarks. Performance comparison methodology and detailed results documented in the インテル® Arria® 10 Performance Benchmarking Methodology and Results white paper on www.altera.com/arriaperformance.
5 Comparison based on Stratix® V vs. インテル® Stratix® 10 using インテル® Quartus® Primeプロ・エディション 16.1 Early Beta. Stratix® V Designs were optimized using 3 step optimization process of Hyper-Retiming, Hyper-Pipelining, and Hyper-Optimization in order to utilize インテル® Stratix® 10 architecture enhancements of distributed registers in core fabric. Designs were analyzed using Quartus Prime Pro Fast Forward Compile performance exploration tool. For more details, refer to HyperFlex FPGA Architecture Overview White Paper: https://www.altera.com/content/dam/altera-www/global/en_US/pdfs/literature/wp/wp-01220-hyperflex-architecture-fpga-socs.pdf. Actual performance users achieve varies based on level of design optimization applied. Tests measure performance of components on a particular test, in specific systems. Differences in hardware, software, or configuration affect actual performance. Consult other sources of information to evaluate performance as you consider a purchase. For more complete information about performance and benchmark results, visit www.intel.com/benchmark.