AN 307: Intel® FPGA Design Flow for Xilinx* Users

ID 683562
日付 3/20/2018
Public
ドキュメント目次

4.3.4. Retimer Constraints

In the インテル® Quartus® Primeプロ・エディション Software, the Fitter's Retime stage moves (retimes) existing registers into Hyper-Registers for fine-grained performance improvement (available only in インテル® Stratix® 10). Xilinx* devices do not have Hyper-Registers in their architecture, hence the existing Vivado* based designs do not have equivalent constraints.