AN 307: Intel® FPGA Design Flow for Xilinx* Users

ID 683562
日付 3/20/2018
Public
ドキュメント目次

4.1. Replacing Xilinx* Primitives

When migrating a design, you must convert common Xilinx* primitives to the Intel® FPGA equivalents. Primitives are the basic building blocks of a Xilinx* design. Primitives perform dedicated functions in the device, and implement standards for I/O pins in Xilinx* devices. Primitives names are standard.

The following table lists common Xilinx* primitives and describes the equivalent Intel® FPGA design element.

表 38.  Common Xilinx* Device-Specific Primitives and Intel® FPGA Equivalents
Xilinx* Primitive Description Intel® FPGA Equivalent Conversion Method
IBUF Single Input Buffer wire/signal Assignment HDL
OBUF Single Output Buffer wire/signal Assignment
BUFG Global Clock Buffer wire/signal and Global Signal Assignment HDL and Assignment Editor
IBUFG_<selectable I/O standard> 21 Input Global Buffer with selectable interface wire/signal, I/O Standard, and Global Signal Assignment 22
IBUF_<selectable I/O standard> 21 Input buffer with selectable interface wire/signal and I/O Standard Assignment22
IOBUF_<selectable I/O standard> 21 Bidirectional buffer with selectable interface wire/signal and I/O Standard Assignment22
OBUFG_<selectable I/O standard> 21 Output Global Buffer with selectable interface wire/signal and I/O Standard Assignment22
OBUF_<selectable I/O standard> 21 Output buffer with selectable interface wire/signal and I/O Standard Assignment22
IBUFDS, OBUFDS Differential I/O Buffer wire/signal and I/O Standard Assignment22
SRL16 16-bit Shift Register AUTO_SHIFT_REGISTER_RECOGNITION Assignment Editor
21 The attributes of the <selectable I/O standard> are device-specific. For specific I/O standard information, refer to the Xilinx* device’s data sheet.
22 For differential I/O buffer, you can assign differential I/O standard to the desired differential I/O signal. The インテル® Quartus® Prime software automatically creates a new signal, signal_name(n), that is opposite in phase with the desired signal.