AN 307: Intel® FPGA Design Flow for Xilinx* Users

ID 683562
日付 3/20/2018
Public
ドキュメント目次

3.3.6. Design Implementation

The implementation flow in the Vivado* software places and routes the netlist onto the FPGA device resources based on the constraints of the design. The Finalize flow in the インテル® Quartus® Primeプロ・エディション software consists of the Plan, Place, Route, Retime 17, and Finalize compilation stages. Start the Finalize flow by clicking Fitter in the Compilation Dashboard.

表 16.  Design Implementation Comparison
GUI Feature Xilinx* Vivado* Software インテル® Quartus® Primeプロ・エディション Software
Design Implementation Implementation Fitter (Plan, Early Place, Place, Route, Retime17 and Finalize)

Features

The インテル® Quartus® Primeプロ・エディション Compiler offers unique features, such as:

  • Incremental Fitter Optimizations—run and optimize Fitter stages incrementally. Each Fitter stage generates detailed reports. You can view detailed report data and analyze the timing of each stage while downstream stages are still running.
  • Hyper-Aware Design Flow—use Hyper-Retiming and Fast Forward compilation for the highest performance in インテル® Stratix® 10 devices.

You can start each phase in the compilation flow independently either from GUI or from the command line. The Compilation Dashboard allows you to use the tools and features of the software and monitor progress from a flow-based layout.

Access

The Assignments > Settings > Compiler Settings > Advanced Settings (Fitter) dialog box allows you customize the place and route of the compilation flow.

17 Retime and Fast-Forward Compilation available only for インテル® Stratix® 10 devices.