2.5.5. Interlaken 向けネイティブPHY IP のパラメーター設定
| パラメーター |
値 |
|---|---|
| Message level for rule violations |
error warning |
| Transceiver configuration rules |
Interlaken |
| PMA configuration rules | basic |
| Transceiver mode |
TX / RX Duplex TX Simplex RX Simplex |
| Number of data channels |
1 ~ 96 |
| Data rate |
GX デバイスでは最大17.4 Gbps まで (エンハンストPCS からPMA へのインターフェイス幅の選択により異なる) |
| Enable datapath and interface reconfiguration |
On/Off |
| Enable simplified data interface |
On/Off |
| Provide separate interface for each channel |
On/Off |
| パラメーター |
値 |
|---|---|
| TX channel bonding mode |
Not bonded PMA-only bonding PMA and PCS bonding |
| PCS TX channel bonding master |
TX channel bonding mode がPMA and PCS bonding にセットされている場合、 Auto、0、1、2、3…[データチャネル数 – 1] |
| Actual PCS TX channel bonding master |
TX channel bonding mode がPMA and PCS bonding にセットされている場合、 0、1、2、3…[データチャネル数 – 1] |
| TX local clock division factor |
TX channel bonding mode がnot bonded の場合、 1、2、4、8 |
| Number of TX PLL clock inputs per channel |
TX channel bonding mode がnot bonded の場合、 1、2、3、4 |
| Initial TX PLL clock input selection |
0 |
| Enable tx_pma_clkout port |
On/Off |
| Enable tx_pma_div_clkout port |
On/Off |
| tx_pma_div_clkout division factor |
Enable tx_pma_div_clkout port がOn の場合、 Disabled、1、2、33、40、66 |
| Enable tx_pma_elecidle port |
On/Off |
| Enable tx_pma_qpipullup port (QPI) |
Off |
| Enable tx_pma_qpipulldn port (QPI) |
Off |
| Enable tx_pma_txdetectrx port (QPI) |
Off |
| Enable tx_pma_rxfound port (QPI) |
Off |
| Enable rx_seriallpbken port |
On/Off |
| パラメーター |
値 |
|---|---|
| Number of CDR reference clocks |
1 ~ 5 |
| Selected CDR reference clock |
0 ~ 4 |
| Selected CDR reference clock frequency |
Quartus Prime ソフトウェアが示す有効範囲を選択 |
| PPM detector threshold |
100、300、500、1000 |
| CTLE adaptation mode |
manual |
| DFE adaptation mode |
adaptation enabled、manual、disabled |
| Number of fixed dfe taps |
3、7 |
| Enable rx_pma_clkout port |
On/Off |
| Enable rx_pma_div_clkout port |
On/Off |
| rx_pma_div_clkout division factor |
Enable rx_pma_div_clkout port がOn の場合、 Disabled、1、2、33、40、66 |
| Enable rx_pma_clkslip port |
On/Off |
| Enable rx_pma_qpipulldn port (QPI) |
Off |
| Enable rx_is_lockedtodata port |
On/Off |
| Enable rx_is_lockedtoref port |
On/Off |
| Enable rx_set_locktodata and rx_set_locktoref ports |
On/Off |
| Enable rx_seriallpbken port |
On/Off |
| Enable PRBS verifier control and status ports |
On/Off |
| パラメーター |
値 |
|---|---|
| Enhanced PCS/PMA interface width |
32、40、64 |
| FPGA fabric/Enhanced PCS interface width |
67 |
| Enable 'Enhanced PCS' low latency mode |
PMA インターフェイス幅が32、かつプリセットがデータレート10.3125 Gbps または6.25 Gbps の種類であれば選択可能。それ以外の場合にはOff |
| Enable RX/TX FIFO double-width mode |
Off |
| TX FIFO mode |
Interlaken |
| TX FIFO partially full threshold |
8 ~ 15 |
| TX FIFO partially empty threshold |
1 ~ 8 |
| Enable tx_enh_fifo_full port |
On/Off |
| Enable tx_enh_fifo_pfull port |
On/Off |
| Enable tx_enh_fifo_empty port |
On/Off |
| Enable tx_enh_fifo_pempty port |
On/Off |
| RX FIFO mode |
Interlaken |
| RX FIFO partially full threshold |
10 ~ 29 (pempty_threshold +8 以上) |
| RX FIFO partially empty threshold |
2 ~ 10 |
| Enable RX FIFO alignment word deletion (Interlaken) |
On/Off |
| Enable RX FIFO control word deletion (Interlaken) |
On/Off |
| Enable rx_enh_data_valid port |
On/Off |
| Enable rx_enh_fifo_full port |
On/Off |
| Enable rx_enh_fifo_pfull port |
On/Off |
| Enable rx_enh_fifo_empty port |
On/Off |
| Enable rx_enh_fifo_pempty port |
On/Off |
| Enable rx_enh_fifo_del port (10GBASE-R) |
Off |
| Enable rx_enh_fifo_insert port (10GBASE-R) |
Off |
| Enable rx_enh_fifo_rd_en port |
On |
| Enable rx_enh_fifo_align_val port (Interlaken) |
On/Off |
| Enable rx_enh_fifo_align_clr port (Interlaken) |
On |
| パラメーター |
値 |
|---|---|
| Enable Interlaken frame generator |
On |
| Frame generator metaframe length |
5 ~ 8192 (インテルは128 以上のメタフレーム幅を推奨します) |
| Enable frame generator burst control |
On |
| Enable tx_enh_frame port |
On |
| Enable tx_enh_frame_diag_status port |
On |
| Enable tx_enh_frame_burst_en port |
On |
| パラメーター |
値 |
|---|---|
| Enable Interlaken frame synchronizer |
On |
| Frame synchronizer metaframe length |
5 ~ 8192 (インテルは128 以上のメタフレーム幅を推奨します) |
| Enable rx_enh_frame port |
On |
| Enable rx_enh_frame_lock port |
On/Off |
| Enable rx_enh_frame_diag_status port |
On/Off |
| パラメーター |
値 |
|---|---|
| Enable Interlaken TX CRC-32 generator |
On |
| Enable Interlaken TX CRC-32 generator error insertion |
On/Off |
| Enable Interlaken RX CRC-32 checker |
On |
| Enable rx_enh_crc32_err port |
On/Off |
| パラメーター |
値 |
|---|---|
| Enable TX scrambler (10GBASE-R / Interlaken) |
On |
| TX scrambler seed (10GBASE-R / Interlaken) |
0x1~0x3FFFFFFFFFFFFFF |
| Enable RX descrambler (10GBASE-R / Interlaken) |
On |
| パラメーター |
値 |
|---|---|
| Enable Interlaken TX disparity generator |
On |
| Enable Interlaken RX disparity checker |
On |
| Enable Interlaken TX random disparity bit |
On/Off |
| パラメーター |
値 |
|---|---|
| Enable RX block synchronizer |
On |
| Enable rx_enh_blk_lock port |
On/Off |
| パラメーター |
値 |
|---|---|
| Enable TX data bitslip |
Off |
| Enable TX data polarity inversion |
On/Off |
| Enable RX data bitslip |
Off |
| Enable RX data polarity inversion |
On/Off |
| Enable tx_enh_bitslip port |
Off |
| Enable rx_bitslip port |
Off |
| パラメーター |
値 |
|---|---|
| Enable dynamic reconfiguration |
On/Off |
| Share reconfiguration interface |
On/Off |
| Enable Altera Debug Master Endpoint |
On/Off |
| Separate reconfig_waitrequest from the status of AVMM arbitration with PreSICE |
On/Off |
| Enable capability registers |
On/Off |
| Set user-defined IP identifier |
0 ~ 255 |
| Enable control and status registers |
On/Off |
| Enable prbs soft accumulators |
On/Off |
| パラメーター |
値 |
|---|---|
| Configuration file prefix |
— |
| Generate SystemVerilog package file |
On/Off |
| Generate C header file |
On/Off |
| Generate MIF (Memory Initialization File) |
On/Off |
| Include PMA analog settings in configuration files |
On/Off |
| パラメーター |
値 |
|---|---|
| Enable multiple reconfiguration profiles |
On/Off |
| Enable embedded reconfiguration streamer | On/Off |
| Generate reduced reconfiguration files | On/Off |
| Number of reconfiguration profiles | 1 ~ 8 |
| Selected reconfiguration profile | 1 ~ 7 |