Introduction to Avalon Verification IP Suite

User Guide
Contents

Introduction to Avalon Verification IP Suite .................................................................1-1
  Advantages of Using BFMs and Monitors .................................................................1-1
  BFM Implementation .................................................................................................1-1
  Application Programming Interface .......................................................................1-3
  Application Example of BFMs ..............................................................................1-3

Clock Source BFM ........................................................................................................2-1
  Parameters ..............................................................................................................2-1
  Clock Source API ....................................................................................................2-1
    Clock_stop() .........................................................................................................2-2
    get_run_state() ..................................................................................................2-2
    get_version() ......................................................................................................2-2

Reset Source BFM ........................................................................................................3-1
  Parameters ..............................................................................................................3-1
  Reset Source API ....................................................................................................3-1
    reset_deassert .......................................................................................................3-2
    get_version() ......................................................................................................3-2

Avalon Interrupt Source and Interrupt Sink BFMs ..................................................4-1
  Parameters ..............................................................................................................4-1
  Interrupt Source and Sink API ................................................................................4-2
    get_irq() .............................................................................................................4-2
    get_version() ......................................................................................................4-2
    set_irq() .............................................................................................................4-3

Avalon-MM Master BFM ..............................................................................................5-1
  Timing ......................................................................................................................5-2
  Block Diagram .......................................................................................................5-5
  Parameters ..............................................................................................................5-6
  Avalon-MM Master BFM API ..................................................................................5-9
    event_all_transactions_complete() ...................................................................5-9
event_command_issued() ............................................................................................................. 5-10
event_max_command_queue_size() ............................................................................................. 5-10
event_min_command_queue_size() ............................................................................................. 5-10
event_read_response_complete() ............................................................................................... 5-10
event_response_complete() ....................................................................................................... 5-11
event_write_response_complete() ............................................................................................. 5-11
get_command_issued_queue_size() ............................................................................................ 5-11
get_command_pending_queue_size() .......................................................................................... 5-12
get_read_response_queue_size() ................................................................................................ 5-12
get_response_address() ................................................................................................................ 5-12
get_response_byte_enable() ....................................................................................................... 5-13
get_response_burst_size() .......................................................................................................... 5-13
get_response_data() ................................................................................................................... 5-13
get_response_latency() .............................................................................................................. 5-14
get_response_queue_size() .......................................................................................................... 5-14
get_response_read_id() .............................................................................................................. 5-14
get_response_read_response() .................................................................................................... 5-15
get_response_request() ............................................................................................................. 5-15
get_response_wait_time() .......................................................................................................... 5-15
get_response_write_id() ............................................................................................................ 5-16
get_response_write_response() .................................................................................................. 5-16
get_write_response_queue_size() ............................................................................................... 5-16
get_version() .................................................................................................................................. 5-17
init() ................................................................................................................................................ 5-17
pop_response() .............................................................................................................................. 5-17
push_command() .......................................................................................................................... 5-18
set_clken() ...................................................................................................................................... 5-18
set_command_address() ............................................................................................................... 5-18
set_command_arbiterlock() .......................................................................................................... 5-19
set_command_byte_enable() ......................................................................................................... 5-19
set_command_burst_count() ......................................................................................................... 5-19
set_command_burst_size() ......................................................................................................... 5-20
set_command_data() .................................................................................................................... 5-20
set_command_debugaccess() ....................................................................................................... 5-20
set_command_idle() ..................................................................................................................... 5-21
set_command_init_latency() ...................................................................................................... 5-21
set_command_lock() .................................................................................................................... 5-21
set_command_request() .............................................................................................................. 5-22
set_command_timeout() ............................................................................................................. 5-22
Avalon-MM Slave BFM .................................................................6-1

Timing ...............................................................................................6-2
Block Diagram .....................................................................................6-6
Parameters ..........................................................................................6-7
Avalon-MM Slave BFM API ...................................................................6-10
  event_command_received() ...............................................................6-10
  event_response_issued() .................................................................6-10
  event_max_response_queue_size() ..................................................6-11
  event_min_response_queue_size() ..................................................6-11
  get_clken() ...................................................................................6-11
  get_command_address() ..................................................................6-11
  get_command_arbiterlock() ..............................................................6-12
  get_command_burst_count() .............................................................6-12
  get_command_burst_cycle() ..............................................................6-12
  get_command_byte_enable() ............................................................6-13
  get_command_data() .......................................................................6-13
  get_command_debugaccess() .............................................................6-13
  get_command_queue_size() ..............................................................6-14
  get_command_lock() .......................................................................6-14
  get_command_request() ..................................................................6-14
  get_command_transaction_id() ..........................................................6-15
  get_command_write_response_request() ...........................................6-15
  get_pending_read_latency_cycle() ....................................................6-15
  get_pending_write_latency_cycle() ....................................................6-16
get_response_queue_size() ..........................................................................................................6-16
vget_slave_bfm_status ..................................................................................................................6-16
get_version() ..................................................................................................................................6-17
init() ................................................................................................................................................6-17
pop_command() ...........................................................................................................................6-17
push_response() ............................................................................................................................6-18
set_command_transaction_mode() ...........................................................................................6-18
set_interface_wait_time() ............................................................................................................6-18
vset_max_response_queue_size() ..............................................................................................6-19
set_min_response_queue_size() .................................................................................................6-19
set_read_response_id() ................................................................................................................6-19
set_read_response_status() ........................................................................................................6-19
set_response_burst_size() ............................................................................................................6-20
set_response_data() ......................................................................................................................6-20
set_response_latency() .................................................................................................................6-20
set_response_request() .................................................................................................................6-21
set_response_timeout() ................................................................................................................6-21
set_write_response_id() ...............................................................................................................6-21
set_write_response_status() ........................................................................................................6-21
signal_command_received() .......................................................................................................6-22
signal_error_exceed_max_pending_reads ................................................................................6-22
signal_max_response_queue_size ..............................................................................................6-23
signal_min_command_queue_size ............................................................................................6-23
signal_fatal_error ..........................................................................................................................6-23
signal_response_issued ................................................................................................................6-24

Avalon-MM Monitor ..........................................................................................7-1
Parameters ....................................................................................................................................................7-2
Avalon-MM Monitor Assertion Checking API ......................................................................................7-4
  set_enable_a_address_align_with_data_width() .......................................................................7-4
  set_enable_a_beginbursttransfer_exist() .....................................................................................7-5
  set_enable_a_beginbursttransfer_legal() .....................................................................................7-5
  set_enable_a_beginbursttransfer_single_cycle() ........................................................................7-5
  set_enable_a_begintransfer_exist() ..............................................................................................7-6
  set_enable_a_begintransfer_legal() ..............................................................................................7-6
  set_enable_a_begintransfer_single_cycle() .................................................................................7-6
  set_enable_a_burst_legal() ............................................................................................................7-7
  set_enable_a_byteenable_legal() ...................................................................................................7-7
set_enable_a_constant_during_burst() ................................................................. 7-7
set_enable_a_constant_during_clk_disabled() ................................................... 7-8
set_enable_a_constant_during_waitrequest() ..................................................... 7-8
set_enable_a_exclusive_read_write() ................................................................. 7-8
set_enable_a_half_cycle_reset_legal() .............................................................. 7-9
set_enable_a_less_than_burstcount_max_size() ................................................. 7-9
set_enable_a_less_than_maximumpendingreadtransactions() ......................... 7-9
set_enable_a_no_readdatavalid_during_reset() ................................................. 7-10
set_enable_a_no_read_during_reset() ................................................................. 7-10
set_enable_a_no_write_during_reset() ............................................................... 7-10
set_enable_a_readid_sequence() ....................................................................... 7-11
set_enable_a_read_response_sequence() ........................................................... 7-11
set_enable_a_read_response_timeout() ............................................................. 7-11
set_enable_a_register_incoming_signals() ......................................................... 7-12
set_enable_a_waitrequest_during_reset() ......................................................... 7-12
set_enable_a_waitrequest_timeout() ............................................................... 7-12
set_enable_a_write_burst_timeout() ................................................................. 7-13
set_enable_a_writeid_sequence() .................................................................... 7-13
Coverage Group .................................................................................................. 7-13
Transaction Monitoring ...................................................................................... 7-24

**Avalon-ST Source BFM** .................................................................................. 8-1

Timing .................................................................................................................. 8-1
Block Diagram ..................................................................................................... 8-2
Parameters .......................................................................................................... 8-3
Avalon-ST Source API........................................................................................ 8-4
  event_min_transaction_queue_size() ............................................................. 8-5
  event_response_done() ................................................................................. 8-5
  event_src_driving_transaction() ................................................................. 8-5
  event_src_not_ready() ................................................................................ 8-5
  event_src_ready() ....................................................................................... 8-6
  event_src_transaction_complete() ............................................................. 8-6
  get_response_latency() .............................................................................. 8-6
  get_response_queue_size() ........................................................................ 8-7
  get_src_ready() ......................................................................................... 8-7
  get_src_transaction_complete() ............................................................... 8-7
  get_transaction_queue_size() ..................................................................... 8-7
  get_version() ............................................................................................. 8-8
init() ..................................................................................................................................................8-8
pop_response() ................................................................................................................................8-8
push_transaction() ..........................................................................................................................8-9
set_max_transaction_queue_size() ..............................................................................................8-9
set_min_transaction_queue_size() ...............................................................................................8-9
set_response_timeout() ................................................................................................................8-10
set_transaction_channel() ...........................................................................................................8-10
set_transaction_data() ..................................................................................................................8-10
set_transaction_idles() ................................................................................................................8-11
set_transaction_eop() ....................................................................................................................8-11
set_transaction_empty() ..............................................................................................................8-11
set_transaction_error() ................................................................................................................8-11
set_transaction_sop() ...................................................................................................................8-12
signal_fatal_error ..........................................................................................................................8-12
signal_max_transaction_queue_size ..........................................................................................8-12
signal_min_transaction_queue_size ..........................................................................................8-12
signal_response_done ..................................................................................................................8-13
signal_src_driving_transaction ...................................................................................................8-13
signal_src_not_ready ....................................................................................................................8-13
signal_src_ready ............................................................................................................................8-13
signal_src_transaction_complete ...............................................................................................8-14

Avalon-ST Sink BFM .........................................................................................................................9-1
Timing ..........................................................................................................................................................9-1
Block Diagram .............................................................................................................................................9-2
Parameters ....................................................................................................................................................9-3
Application Program Interface..............................................................................................................9-4
  event_sink_ready_assert() .............................................................................................................9-5
  event_sink_ready_deassert() .........................................................................................................9-5
  get_transaction_channel() ...........................................................................................................9-5
  get_transaction_data() ...................................................................................................................9-5
  get_transaction_idles() ....................................................................................................................9-6
  get_transaction_eop() .....................................................................................................................9-6
  get_transaction_empty() ..................................................................................................................9-6
  get_transaction_error() ..................................................................................................................9-7
  get_transaction_queue_size() .........................................................................................................9-7
  get_transaction_sop() .....................................................................................................................9-7
  get_version() ....................................................................................................................................9-8
init() ..................................................................................................................................................9-8
pop_transaction() ............................................................................................................................9-8
set_ready() ........................................................................................................................................9-9
signal_fatal_error ............................................................................................................................9-9
signal_sink_ready_assert ...............................................................................................................9-9
signal_sink_ready_deassert .........................................................................................................9-10
signal_transaction_received ........................................................................................................9-10

Avalon-ST Monitor ..........................................................................................................................10-1
Parameters .................................................................................................................................................10-2
Avalon-ST Monitor Assertion Checking API........................................................................................10-3
set_enable_a_empty_legal() ........................................................................................................10-3
set_enable_a_less_than_max_channel() ...................................................................................10-3
set_enable_a_no_data_outside_packet() ...................................................................................10-4
set_enable_a_non_missing_endofpacket() ...............................................................................10-4
set_enable_a_non_missing_startofpacket() ..............................................................................10-4
set_enable_a_valid_legal() ...........................................................................................................10-5
Coverage Group ......................................................................................................................................10-5
Transaction Monitoring ............................................................................................................10-14

Conduit BFM .................................................................................................................................................11-1
Parameters .................................................................................................................................................11-2
Conduit BFM API......................................................................................................................................11-2
event_reset_asserted .....................................................................................................................11-3
get_<role name>().........................................................................................................................11-3
get_version() ..................................................................................................................................11-3
set_<role name>() .........................................................................................................................11-4
set_<role name>_oe() ...................................................................................................................11-4
signal_input_<role name>_change ............................................................................................11-4

Tri-State Conduit BFM.............................................................................................................................12-1
Parameters .................................................................................................................................................12-2
Tri-State Conduit BFM API.....................................................................................................................12-2
event_interface_granted() ............................................................................................................12-3
event_grant_deasserted_while_request_remain_asserted ......................................................12-3
event_max_transaction_queue_size() ........................................................................................12-3
event_min_transaction_queue_size() ........................................................................................12-4
get_input_transaction_queue_size() ...............................................................12-4
get_output_transaction_queue_size() .............................................................12-4
get_transaction_<role name>_in() ....................................................................12-4
get_transaction_latency() ..................................................................................12-5
get_version() ....................................................................................................12-5
pop_transaction() .............................................................................................12-5
push_transaction() ............................................................................................12-6
set_max_transaction_queue_size() .....................................................................12-6
set_min_transaction_queue_size() .......................................................................12-6
set_num_of_transactions() ................................................................................12-7
set_transaction_<role name>_out() ....................................................................12-7
set_transaction_<role name>_outen() .................................................................12-7
set_transaction_idles() ....................................................................................12-7
set_valid_transaction_<role name>_out() ..........................................................12-8
signal_all_transactions_complete .................................................................12-8
signal_fatal_error ............................................................................................12-8
signal_grant_deasserted_while_request_remain_asserted ..................................12-9
signal_interface_granted ..................................................................................12-9
signal_max_transaction_queue_size .................................................................12-9
signal_min_transaction_queue_size .................................................................12-10

External Memory BFM .........................................................................................13-1
Using the External Memory BFM ........................................................................13-2
Parameters .........................................................................................................13-2
External Memory BFM API ..................................................................................13-5
read() ................................................................................................................13-5
signal_api_call ..................................................................................................13-6
write() ..............................................................................................................13-6

Nios II Custom Instruction Master BFM .............................................................14-1
Parameters .........................................................................................................14-2
Nios II Custom Instruction API ...........................................................................14-3
event_result_received() ....................................................................................14-3

Nios II Custom Instruction Slave BFM .............................................................15-1
Parameters .........................................................................................................15-2
Nios II Custom Instruction Slave BFM API ........................................................15-3
event_instruction_inconsistent() ................................................................................................15-3
event_instruction_unchanged() .................................................................................................15-3
event_result_driven() ...................................................................................................................15-4
event_result_done() ......................................................................................................................15-4
event_unknown_instruction_received() ...................................................................................15-4
get_ci_clk_en() ..............................................................................................................................15-5
get_instruction_a() .......................................................................................................................15-5
get_instruction_b() .......................................................................................................................15-5
get_instruction_c() .......................................................................................................................15-5
get_instruction_dataa() ................................................................................................................15-6
get_instruction_datab() ...............................................................................................................15-6
get_instruction_idle() ...................................................................................................................15-6
get_instruction_n() .......................................................................................................................15-6
get_instruction_readra() ..............................................................................................................15-7
get_instruction_readrb() ..............................................................................................................15-7
get_instruction_writerc() .............................................................................................................15-7
get_version() ..................................................................................................................................15-8
insert_result() ................................................................................................................................15-8
retrieve_instruction() ...................................................................................................................15-9
set_clock_enable_timeout() ........................................................................................................15-9
set_instruction_a() ......................................................................................................................15-10
set_instruction_b() .....................................................................................................................15-10
set_instruction_c() ......................................................................................................................15-10
set_instruction_timeout() ..........................................................................................................15-10
set_result_delay() ........................................................................................................................15-11
set_result_err_inject() ................................................................................................................15-11
set_result_value() ........................................................................................................................15-11
signal_fatal_error ........................................................................................................................15-11
signal_instructions_inconsistent ..............................................................................................15-12
signal_known_instruction_received ........................................................................................15-12
signal_result_done ......................................................................................................................15-12
signal_result_driven ...................................................................................................................15-13
signal_unknown_instruction_received ...................................................................................15-13

Avalon-ST Verilog HDL Testbench .................................................................................................16-1

Verifying Avalon-ST DUT ..............................................................................................................16-1
Understanding the Test Steps .................................................................................................................16-2
Setting up the Test ...........................................................................................................................16-3
Running the Simulation ...............................................................................................................16-5
Observing the Results .....................................................................................................................16-6

Avalon-MM Verilog HDL and VHDL Testbenches.................................................................17-1

Avalon-MM Verilog HDL Testbench Description......................................................................17-1
Running the Verilog HDL Testbench for a Single Avalon-MM Master and Slave Pair..............................17-2
Running the Verilog HDL Testbench for the Two Avalon-MM Masters and Slaves.........................17-4
Avalon-MM VHDL Testbench Description......................................................................................17-6
Running the Testbench for a Single Avalon-MM Master and Slave Pair........................................17-7
Running the Testbench for Two Avalon-MM Masters Slaves.......................................................17-9
Using the VHDL BFMs ................................................................................................................17-10

Document Revision History ..................................................................................................18-1
How to Contact Altera ................................................................................................................18-2
Typographic Conventions ........................................................................................................18-2
The Avalon® Verification IP Suite provides bus functional models (BFMs) to simulate the behavior and facilitate the verification of IP. The Verification IP Suite includes BFMs for the following interfaces and components:

- Avalon Memory-Mapped (Avalon-MM) master and slave interfaces
- Avalon Streaming (Avalon-ST) source and sink interfaces
- Conduit interfaces and Avalon Tri-State conduit (Avalon-TC) interfaces
- Clock source and reset source
- Interrupt source and sink
- Custom instruction master and slave
- External memory

This suite also provides the following monitors to verify the respective Avalon protocols:

- Avalon-MM monitor
- Avalon-ST monitor

**Advantages of Using BFMs and Monitors**

Using the Altera-provided BFMs and monitors has the following advantages:

- It accelerates the verification process by providing key components of the verification testbench.
- It provides Avalon BFM components that implement the standard Avalon-MM and Avalon-ST protocols, serving as a reference for those protocols.
- For SystemVerilog users, the verification suite provides a platform that you can use to implement constraint-driven randomized tests. For example, you can implement the following modules for random testing:
  - Traffic scenario drivers
  - Scoreboard and coverage facilities
  - Assertion checkers

**BFM Implementation**

Most components in the Avalon Verification IP Suite BFMs are implemented in SystemVerilog. The exceptions are the Clock Source and Reset Source BFMs that are written in VHDL. The BFM components use primarily
Verilog HDL with a few basic SystemVerilog constructs that are supported by ModelSim®-Altera Edition (AE).

The Quartus II software version 13.0 and higher extends VHDL BFM support in Qsys. The VHDL BFMs wrap the SystemVerilog implementation and include additional logic to support VDHL.

Table 1-1: BFM Language Support

<table>
<thead>
<tr>
<th>BFM</th>
<th>Verilog HDL Support</th>
<th>VHDL Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock Source and Reset Source</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Avalon Interrupt Source and Sink</td>
<td>Yes</td>
<td>Version 13.0 and higher</td>
</tr>
<tr>
<td>Avalon-MM Master, Slave, and Monitor</td>
<td>Yes</td>
<td>Version 13.0 and higher</td>
</tr>
<tr>
<td>Avalon-ST Source, Sink, and Monitor</td>
<td>Yes</td>
<td>Version 13.0 and higher</td>
</tr>
<tr>
<td>Conduit and Tri-State Conduit</td>
<td>Yes</td>
<td>Version 14.0 and higher</td>
</tr>
<tr>
<td>External Memory</td>
<td>Yes</td>
<td>Version 13.0 and higher</td>
</tr>
<tr>
<td>Nios II Custom Instruction Master and Slave</td>
<td>Yes</td>
<td>Version 13.0 and higher</td>
</tr>
</tbody>
</table>

The VHDL BFM has four parts as shown in the figure below.

- **SystemVerilog BFM**—Contains the BFM implementation and behavioral model, and the SystemVerilog API. The SystemVerilog code is IEEE encrypted for use in single-language simulators.
- **VHDL package**—Provides the VHDL API used to control the BFM and interface with your test program. The package contains VHDL procedures and events.
- **API handler logic**—SystemVerilog logic block that translates your test program’s VHDL API calls to SystemVerilog API calls. The SystemVerilog code is IEEE encrypted for use in single-language simulators.
• API communication interface—Bridges the VHDL API to the API handler logic.

Figure 1-1: VHDL Component BFM

The monitor components use the SystemVerilog Assertion (SVA) language and are supported only by simulators that support SVA, including:

- Modelsim-Altera Starter Edition (ASE)
- Synopsys VCS
- Mentor Graphics® Questa.

Application Programming Interface

Altera provides you with a set of application programming interfaces (API) for each Avalon Verification IP Suite BFM. You can use the APIs to construct, instantiate, control, and query signals in all BFM components. Your test programs must use only these public access methods and events to communicate with each BFM.

Note: You can design custom verification environments that do not take advantage of the API. However, Altera does not guarantee continued support or backwards compatibility custom methods.

Application Example of BFMs

The figure below shows an Avalon-MM design with the following components:

- An Avalon-MM device under test (DUT) that includes both Avalon-MM master and slave interfaces
- An Avalon-ST DUT that includes both source and sink interfaces, although typical components might include a single Avalon interface.

This figure illustrates it is possible to write a testbench using a traditional VerilogHDL implementation or using SystemVerilog with VMM.
To verify a component with Avalon-MM interfaces, insert a monitor between the master BFM and the slave interface. To verify a component with Avalon-ST interfaces, insert a monitor between the source BFM and sink interface. You can insert a second monitor between the slave or sink BFM and the master or source interface of the DUT. You can inserted monitors anywhere in the system to provide protocol assertion checking and functional coverage reporting.

The test program drives the stimulus to the DUTs. The test program also determines whether the DUT behavior is correct, by analyzing the responses. The BFMs translate the test program stimuli. The BFMs create the signalling for the Avalon-MM and Avalon-ST protocols. The monitors verify Avalon protocol compliance and provide test coverage reports.
The Avalon Verification IP Suite includes a Clock Source BFM that you can use to generate a clock signal for your testbench.

**Note:** The Clock Source BFM is only supported in Qsys.

### Parameters

**Table 2-1: Clock Source BFM Parameter Settings**

<table>
<thead>
<tr>
<th>Option</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock rate</td>
<td>10</td>
<td>N/A</td>
<td>Specifies the clock rate in MHz.</td>
</tr>
</tbody>
</table>

### Clock Source API

**clock_start()**

**Prototype:**

```
clock_start();
```

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

```
void
```

**Description:**

Turns on the clock.

**Language Support:**

Verilog HDL
### Clock_stop()

**Prototype:**

| clock_stop() |

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

| void |

**Description:**

Turns off the clock.

**Language support:**

| Verilog HDL |

---

### get_run_state()

**Prototype:**

| get_run_state() |

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

| bit |

**Description:**

Returns the state of the clock source; 1=running, 0=stop.

**Language support:**

| Verilog HDL |

---

### get_version()

**Prototype:**

| string get_version() |

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

| string |

**Description:**

Returns BFM version as a string of three integers separated by periods. For example, version 10.1 sp1 is encoded as "10.1.1".

**Language support:**

| Verilog HDL |
The Avalon Verification IP Suite includes a Reset Source BFM that you can use to generate a reset signal in your testbench.

Parameters

Table 3-1: Reset Source BFM Parameter Settings

<table>
<thead>
<tr>
<th>Option</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Assert reset high</td>
<td>On</td>
<td>On/Off</td>
<td>Specifies the polarity of the reset signal. Turn on this option to set the reset signal active high.</td>
</tr>
<tr>
<td>Cycles of initial reset</td>
<td>0</td>
<td>N/A</td>
<td>Specifies the number of cycles that the reset signal is asserted at the initial stage of the simulation.</td>
</tr>
</tbody>
</table>

Reset Source API

reset_assert

Prototype: reset_assert

Arguments: Verilog HDL: None

VHDL: N.A.

Returns: void.

Description: Asserts the reset signal.

Language support: Verilog HDL
<table>
<thead>
<tr>
<th>reset_deassert</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Prototype:</strong></td>
</tr>
<tr>
<td><strong>Arguments:</strong></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td><strong>Returns:</strong></td>
</tr>
<tr>
<td><strong>Description:</strong></td>
</tr>
<tr>
<td><strong>Language support:</strong></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>get_version()</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Prototype:</strong></td>
</tr>
<tr>
<td><strong>Arguments:</strong></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td><strong>Returns:</strong></td>
</tr>
<tr>
<td><strong>Description:</strong></td>
</tr>
<tr>
<td><strong>Language support:</strong></td>
</tr>
</tbody>
</table>
Avalon Interrupt Source and Interrupt Sink BFMs

The Avalon Verification IP Suite includes Avalon Interrupt Source and Avalon Interrupt Sink BFMs for you to generate interrupt signals in your testbench.

Parameters

Table 4-1: Clock Source BFM Parameter Settings

<table>
<thead>
<tr>
<th>Option</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Interrupt Source</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Assert IRQ high</td>
<td>On</td>
<td>On/Off</td>
<td>Specifies the polarity of the interrupt source signal. Turn on this option to change the name of the interrupt source signal port from irq to irq_n.</td>
</tr>
<tr>
<td>IRQ width</td>
<td>1</td>
<td>1–32</td>
<td>Specifies the width of the interrupt source signal.</td>
</tr>
<tr>
<td>Asynchronous IRQ</td>
<td>Off</td>
<td>On/Off</td>
<td>Specifies whether the interrupt signal is asserted or deasserted immediately after an API call or one clock cycle after an API call. Turn on this option to allow changes to the interrupt signal immediately after an API call. Turn off this option to allow changes to the interrupt signal on the next clock edge.</td>
</tr>
<tr>
<td>VHDL BFM ID</td>
<td>0</td>
<td>1–1023</td>
<td>For VHDL BFMs only. Use this option to assign a unique number to each BFM in the testbench design.</td>
</tr>
</tbody>
</table>

| **Interrupt Sink** | | | |
|-------------------| | | |
| Assert IRQ high   | On            | On/Off       | Specifies the polarity of the interrupt sink signal. Turn on this option to change the name of the interrupt source signal port from irq to irq_n. |
| IRQ width         | 1             | 1–32         | Specifies the width of the interrupt source signal.                         |

© 2014 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPRIOR, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera’s standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.
## Interrupt Source and Sink API

### clear_irq()

**Prototype:**

```c
int clear_irq()
```

**Arguments:**

- Verilog HDL: `interrupt_bit`
- VHDL: `interrupt_bit, bfm_id, req_if(bfm_id)`

**Returns:**

```c
void
```

**Description:**

Asserts the interrupt signal and sets the interrupt signal to 0, regardless of the value you set for `Assert IRQ high` in the parameter editor.

**Language Support:**

Verilog HDL, VHDL

### get_irq()

**Prototype:**

- Verilog HDL: None
- VHDL: `irq, bfm_id, req_if(bfm_id)`

**Arguments:**

- Verilog HDL: None
- VHDL: `irq, bfm_id, req_if(bfm_id)`

**Returns:**

```c
logic[AV_IRQ_W-1:0] void
```

**Description:**

Returns the current value of the register holding the latched interrupt signal.

**Language Support:**

Verilog HDL, VHDL

### get_version()

**Prototype:**

```c
string get_version()
```

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

`String`

**Description:**

Returns BFM version as a string of three integers separated by periods. For example, version 13.1 sp1 is encoded as "13.1.1".

**Language Support:**

Verilog HDL
### set_irq()

**Prototype:**

<table>
<thead>
<tr>
<th>Language</th>
<th>Prototype</th>
</tr>
</thead>
<tbody>
<tr>
<td>Verilog HDL</td>
<td><code>int interrupt_bit</code></td>
</tr>
<tr>
<td>VHDL</td>
<td><code>int interrupt_bit, bfm_id, req_if(bfm_id)</code></td>
</tr>
</tbody>
</table>

**Arguments:**

- Verilog HDL: `int interrupt_bit`
- VHDL: `int interrupt_bit, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**

Asserts the interrupt signal and sets the interrupt signal to 1, regardless of the value you set for **Assert IRQ high** in the parameter editor.

**Language Support:**

- Verilog HDL, VHDL
The Avalon-MM Master BFM implements the Avalon-MM interface protocol, including: read, write, burst read, and burst write. The figure below shows the top-level modules for a testbench using the Avalon-MM BFM to verify an Avalon-MM slave component. The typical testbench includes the following components:

- The Avalon-MM Master BFM
- A test program
- The DUT that includes an Avalon-MM slave interface

Using the Avalon-MM BFM created by Altera, third-party, has the following advantage. It highlights any misinterpretation of the Avalon-MM protocol that might be missed in a testbench designed by a single engineer.

**Note:** The BFMs allow illegal transactions so that you can test the error-handling functionality of your DUT. Consequently, the BFMs cannot be relied upon to guarantee protocol compliance. The Avalon Monitor components verify protocol compliance.

---

**Figure 5-1: Top-Level Module to Verify an Avalon-MM Slave Device**

---

**Related Information**

**Avalon Interface Specifications**

© 2014 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera’s standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.
Timing

The following timing diagram illustrates the sequence of events for an Avalon-MM Master BFM. The Master BFM drives interleaved writes and reads when the `readdatavalid` signal is present. This diagram serves as a reference for the following discussion of API and events.

Figure 5-2: Avalon-MM Master Driving Interleaved Write and Read Transactions
The following table lists the annotations used in the figure.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
</table>
| $T_{init}$ | The initial command latency, which is two cycles for transactions 1 and 2. This time is set by the API command `set_command_init_latency`.
| $T_{wt,1}$ | The response wait time, which is three cycles. This time is determined by the number of cycles that the `waitrequest` signal is asserted by the slave. The program gets this value using the `get_response_wait_time` command. |
| $T_{wr}$ | `waitrequest` is always sampled #1 after the falling edge of `clk`. |
| $T_{idle}$ | The idle time after each transaction. This time is set by the command `set_command_idle`. |
| $T_{rl,1}$ | The response latency for the first read, which is 3 cycles. This is the time between the read command acceptance and the read response provided by the slave. The program gets this time using the `get_response_latency` command. If an Avalon-MM slave component defines the `readLatency` interface property, the `readdatavalid` signal is not used. The `readdatavalid` signal is not necessary because the slave component has a fixed read latency. For more information refer to the Avalon Interface Specifications. |
| $T_{rl,2}$ | The response latency for the second read, which is 3 cycles. The program gets this time using the `get_response_latency` command. |
| $T_{wrl,1}$ | The write response latency for the first write, which is 3 cycles. This is the time between when the write command acceptance and the write response is provided by the slave. The program gets this time using the `get_response_latency` command. |
| $S_{ci,1}$–$S_{ci,4}$ | Signals when write or read commands are presented on the interface. The event name is `signal_command_issued`. |
| $S_{rc,1}$–$S_{rc,3}$ | Signals write responses. The event name is `signal_response_complete`. |
| $S_{rc,2}$–$S_{rc,4}$ | Signals read responses. The event name is `signal_response_complete`. |
| $S_{atc}$ | Signals the end of the test. The event name is `signal_all_transactions_complete`. |
| $T_{ID,1}$–$T_{ID,4}$ | Reference number to identify each read or write transaction. |
| ID_1, ID_3 | Reference number to identify each write transaction. |
| ID_2, ID_4 | Reference number to identify each read transaction. |
Figure 5-3: Avalon-MM Master Driving Write and Read Transactions with No readdatavalid Signal

The timing in the following figure shows the sequence of events for an Avalon-MM Master BFM. The Avalon-MM Master BFM drives a write followed by a read when the readdatavalid signal is not present.

Table 5-2: Key to the Annotations

The following table lists the annotations used in this figure.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_{\text{init}}$</td>
<td>The initial command latency, which is 2 cycles for transactions 1 and 2. This time is set by the API command <code>set_command_init_latency</code>.</td>
</tr>
<tr>
<td>$T_{\text{wt,1}}$</td>
<td>The response wait time, which is 3 cycles. This time is determined by the number of cycles that the <code>waitrequest</code> signal is asserted by the slave. The program gets this value using the <code>get_response_wait_time</code> command.</td>
</tr>
<tr>
<td>$T_{\text{wt,2}}$</td>
<td>The response wait time for the first read, which is 2 cycles. This time is determined by the number of cycles that the <code>waitrequest</code> signal is asserted by the slave. The program gets this value using the <code>get_response_wait_time</code> command.</td>
</tr>
<tr>
<td>$T_{\text{wr}}$</td>
<td><code>waitrequest</code> is always sampled #1 after the falling edge of <code>clk</code>.</td>
</tr>
<tr>
<td>$T_{\text{idle}}$</td>
<td>The idle time after a transaction. This time is set by the command <code>set_command_idle</code>.</td>
</tr>
</tbody>
</table>
### Block Diagram

The following figure provides a block diagram of the Avalon-MM Master BFM. As this figure illustrates, the BFM includes the following major blocks:

- **Avalon-MM Master API**—Provides methods to create Avalon-MM transactions and query the state of all queues.
- **Command Descriptor**—Accumulates the fields of an Avalon-MM command transaction using the `set_command` API call. Inserts completed commands onto the pending command queue.
- **Avalon-MM Interface Driver**—Issues transfers to the system interconnect fabric and holds each transfer until `waitrequest` is deasserted. For burst transfers, there is a separate transfer for each word of the burst. The system interconnect fabric can assert `waitrequest` for each word of the burst, as necessary.
- **Timestamp Counter**—Records a timestamp with commands for use in timing calculations. The driver and monitor both use the timestamp counter for timing calculations.
- **Avalon-MM Interface Monitor**—Monitors the system interconnect fabric and records responses for read transfers in the response queue.
- **Response Descriptor**—Collects information about completed transactions using the `get_response_<rolename>` API calls. The testbench uses this information for further analysis.

---

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$S_{ci_1}$-$S_{ci_2}$</td>
<td>Signals when write and read commands are presented on the interface. The event name is <code>signal_command_issued</code>.</td>
</tr>
<tr>
<td>$S_{rc_1}$</td>
<td>Signals the first read response. The event name is <code>signal_response_complete</code>.</td>
</tr>
<tr>
<td>$S_{atc}$</td>
<td>Signals the end of the test. The event name is <code>signal_all_transactions_complete</code>.</td>
</tr>
</tbody>
</table>
- Public Events—Provides status response that arrives together with the data. The public event signals indicate the status of the Master’s request, such as successful completion, timeout, or error.

**Figure 5-4: Block Diagram of the Avalon-MM Master BFM**

---

**Parameters**

The Avalon-MM BFM supports the full range of signals defined for the Avalon-MM master interface. You can customize the Avalon-MM master interface using the parameters described in the following table.
Table 5-3: Parameters for the Avalon-MM Master BFM

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Port Widths</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Address width</td>
<td>32</td>
<td>N/A</td>
<td>Address width in bits.</td>
</tr>
<tr>
<td>Symbol width</td>
<td>8</td>
<td>N/A</td>
<td>Data symbol width in bits. The symbol width should be 8 for byte-oriented interfaces.</td>
</tr>
<tr>
<td>Read Response width</td>
<td>8</td>
<td>N/A</td>
<td>Read response signal width in bits.</td>
</tr>
<tr>
<td>Write Response width</td>
<td>8</td>
<td>N/A</td>
<td>Write response signal width in bits.</td>
</tr>
<tr>
<td><strong>Parameters</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Number of symbols</td>
<td>4</td>
<td>N/A</td>
<td>Number of symbols per word.</td>
</tr>
<tr>
<td>Burstcount width</td>
<td>3</td>
<td>N/A</td>
<td>The width of the burst count in bits.</td>
</tr>
<tr>
<td><strong>Port Enables</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Use the read signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a read pin.</td>
</tr>
<tr>
<td>Use the write signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a write pin.</td>
</tr>
<tr>
<td>Use the address signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes address pins.</td>
</tr>
<tr>
<td>Use the byteenable signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes byteenable pins.</td>
</tr>
<tr>
<td>Use the burstcount signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes burstcount pins.</td>
</tr>
<tr>
<td>Use the readdata signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a readdata pin.</td>
</tr>
<tr>
<td>Use the readdatavalid signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a readdatavalid pin.</td>
</tr>
<tr>
<td>Use the writedata signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a writedata pin.</td>
</tr>
<tr>
<td>Use the begintransfer signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a begintransfer signal.</td>
</tr>
<tr>
<td>Use the beginburst-transfer signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a beginburst-transfer signal.</td>
</tr>
<tr>
<td>Use the arbiterlock signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes an arbiterlock pin.</td>
</tr>
<tr>
<td>Use the lock signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a lock pin.</td>
</tr>
<tr>
<td>Use the debugaccess signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a debugaccess pin.</td>
</tr>
<tr>
<td>Use the waitrequest signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a waitrequest pin.</td>
</tr>
<tr>
<td>Use the transactionid signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a transactionid pin.</td>
</tr>
<tr>
<td>Parameter</td>
<td>Default Value</td>
<td>Legal Values</td>
<td>Description</td>
</tr>
<tr>
<td>-----------</td>
<td>---------------</td>
<td>--------------</td>
<td>-------------</td>
</tr>
<tr>
<td>Use the write response signals</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a writeresponse pin.</td>
</tr>
<tr>
<td>Use the read response signals</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a readresponse pin.</td>
</tr>
<tr>
<td>Use the clken signals</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a clken pin.</td>
</tr>
<tr>
<td><strong>Port Polarity</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Assert reset high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, reset is asserted high.</td>
</tr>
<tr>
<td>Assert waitrequest high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, waitrequest is asserted high.</td>
</tr>
<tr>
<td>Assert read high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, read is asserted high.</td>
</tr>
<tr>
<td>Assert write high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, write is asserted high.</td>
</tr>
<tr>
<td>Assert byteenable high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, byteenable is asserted high.</td>
</tr>
<tr>
<td>Assert readdatavalid high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, readdatavalid is asserted high.</td>
</tr>
<tr>
<td>Assert arbiterlock high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, arbiterlock is asserted high.</td>
</tr>
<tr>
<td>Assert lock high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, lock is asserted high.</td>
</tr>
<tr>
<td><strong>Burst Attributes</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Linewrap burst</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the address for bursts wraps instead of incrementing. With a wrapping burst, when the address reaches a burst boundary, it wraps back to the previous burst boundary. Consequently, only the low order bits are used for addressing.</td>
</tr>
<tr>
<td>Burst on burst boundaries only</td>
<td>On</td>
<td>On/Off</td>
<td>When On, memory bursts are aligned to the address size.</td>
</tr>
<tr>
<td><strong>Miscellaneous</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum pending reads</td>
<td>1</td>
<td>N/A</td>
<td>The maximum number of pending reads that can be queued by the slave.</td>
</tr>
<tr>
<td>Fixed read latency (cycles)</td>
<td>1</td>
<td>N/A</td>
<td>Sets the read latency for fixed-latency slaves. Not used on interfaces that include the readdatavalid signal.</td>
</tr>
<tr>
<td>VHDL BFM ID</td>
<td>0</td>
<td>0–1023</td>
<td>For VHDL BFM only. Use this option to assign a unique number to each BFM in the testbench design.</td>
</tr>
<tr>
<td><strong>Timing</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Fixed read wait time (cycles)</td>
<td>1</td>
<td>N/A</td>
<td>For master interfaces that do not use the waitrequest signal. The read wait time indicates the number of cycles before the master responds to a read. The timing is as if the master asserted waitrequest for this number of cycles.</td>
</tr>
<tr>
<td>Fixed write wait time (cycles)</td>
<td>0</td>
<td>N/A</td>
<td>For master interfaces that do not use the waitrequest signal. The write wait time indicates the number of cycles before the master accepts a write.</td>
</tr>
</tbody>
</table>
### Avalon-MM Master BFM API

#### all_transactions_complete()

**Prototype:**

```markdown
bit all_()
```

**Arguments:**

Verilog HDL: None

VHDL: `transactions_complete_status, bfm_id, req_if(bfm_id)`

**Returns:**

`bit`.

**Description:**

Queries the BFM component to determine whether all issued commands have been completed. A return value of 1 means that there are no more transactions in the transaction queue or in progress.

**Language support:**

Verilog HDL, VHDL

#### event_all_transactions_complete()

**Prototype:**

```markdown
event_all_transactions_complete()
```

**Arguments:**

Verilog HDL: N.A.

VHDL: `bfm_id`

**Returns:**

`void`

**Description:**

Notifies the testbench that all commands have completed.

**Language support:**

VHDL
### event_command_issued()

**Prototype:**
```
event_command_issued()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**
void

**Description:**
Notifies the testbench a command was driven to the bus.

**Language support:**
VHDL

### event_max_command_queue_size()

**Prototype:**
```
event_max_command_queue_size()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**
void

**Description:**
Notifies the testbench that the command queue size reached its maximum limit.

**Language support:**
VHDL

### event_min_command_queue_size()

**Prototype:**
```
event_min_command_queue_size()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**
void

**Description:**
Notifies the testbench that the command queue size reached its minimum limit.

**Language support:**
VHDL

### event_read_response_complete()

**Prototype:**
```
event_read_response_complete()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**
void

**Description:**
Notifies the testbench that a read response was received.

**Language support:**
VHDL
### event_response_complete()

**Prototype:**

```
void event_response_complete()
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**

- `void`

**Description:**

Notifies the testbench that a read/write response was received.

**Language support:**

- VHDL

### event_write_response_complete()

**Prototype:**

```
void event_write_response_complete()
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**

- `void`

**Description:**

Notifies the testbench that a write response was received.

**Language support:**

- VHDL

### get_command_issued_queue_size()

**Prototype:**

```
int get_command_issued_queue_size()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `command_issued_queue_size`, `bfm_id`, `req_if(bfm_id)`

**Returns:**

- `int`

**Description:**

Queries the issued command queue to determine the number of commands that have been driven to the system interconnect fabric, but not completed.

**Language support:**

- Verilog HDL, VHDL
### get_command_pending_queue_size()

**Prototype:**
```
int get_command_pending_queue_size()
```

**Arguments:**
Verilog HDL: None  
VHDL: `command_pending_queue_size, bfm_id, req_if(bfm_id)`

**Returns:**
```
int
```

**Description:**
Queries the command queue to determine number of pending commands waiting to be driven out as Avalon requests.

**Language support:**
Verilog HDL, VHDL

### get_read_response_queue_size()

**Prototype:**
```
int get_read_response_queue_size()
```

**Arguments:**
Verilog HDL: None  
VHDL: `read_response_queue_size, bfm_id, req_if(bfm_id)`

**Returns:**
```
int
```

**Description:**
Queries the read response queue to determine number of response descriptors currently stored in the BFM. This is the number of responses the test program can immediately remove from the response queue for further processing.

**Language support:**
Verilog HDL, VHDL

### get_response_address()

**Prototype:**
```
bit [AV_ADDRESS_W-1:0] get_response_address()
```

**Arguments:**
Verilog HDL: None  
VHDL: `response_address, bfm_id, req_if(bfm_id)`

**Returns:**
```
bit
```

**Description:**
Returns the transaction address in the response descriptor that has been removed from the response queue.

**Language support:**
Verilog HDL, VHDL
### get_response_byte_enable()

**Prototype:**

| bit [AV_NUMSYMBOLS-1:0] get_response_byte_enable(int index) |

**Arguments:**

- Verilog HDL: index
- VHDL: response_byte_enable, index, bfm_id, req_if(bfm_id)

**Returns:**

bit

**Description:**

Returns the value of the byte enables in the response descriptor that has been removed from the response queue. Each cycle of a burst response is addressed individually by the specified index.

**Language support:**

Verilog HDL, VHDL

---

### get_response_burst_size()

**Prototype:**

| bit [AV_BURSTCOUNT_W-1:0] get_response_burst_size() |

**Arguments:**

- Verilog HDL: None
- VHDL: response_burst_size, bfm_id, req_if(bfm_id)

**Returns:**

bit

**Description:**

Returns the size of the response transaction burst count in the response descriptor that has been removed from the response queue.

**Language support:**

Verilog HDL, VHDL

---

### get_response_data()

**Prototype:**

| bit [AV_DATA_W-1:0] get_response_data(int index) |

**Arguments:**

- Verilog HDL: index
- VHDL: response_data, index, bfm_id, req_if(bfm_id)

**Returns:**

bit

**Description:**

Returns the transaction read data in the response descriptor that has been removed from the response queue. Each cycle in a burst response is addressed individually by the specified index. In the case of read responses, the data is the data captured on the avm_readdata interface pin. In the case of write responses, the data on the driven avm_writedata pin is captured and reflected here.

**Language support:**

Verilog HDL, VHDL
### get_response_latency()

**Prototype:**

```c
int get_response_latency(int index)
```

**Arguments:**
- Verilog HDL: `index`
- VHDL: `response_data, index, bfm_id, req_if(bfm_id)`

**Returns:**
- bit

**Description:**
Returns the transaction read latency in the response descriptor that has been removed from the response queue. Each cycle in a burst read has its own latency entry.

**Language support:**
Verilog HDL, VHDL

### get_response_queue_size()

**Prototype:**

```c
int get_response_queue_size()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `response_queue_size, bfm_id, req_if(bfm_id)`

**Returns:**
- int

**Description:**
Queries the response queue to determine number of response descriptors currently stored in the BFM. This is the number of responses the test program can immediately remove from the response queue for further processing.

**Language support:**
Verilog HDL, VHDL

### get_response_read_id()

**Prototype:**

```c
[AV_TRANSACTIONID_W-1:0] get_response_read_id()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `response_read_id, bfm_id, req_if(bfm_id)`

**Returns:**
- AvalonTransactionId_t

**Description:**
Returns the read id of the transaction in the response descriptor that has been removed from the response queue.

**Language support:**
Verilog HDL, VHDL
### get_response_read_response()

**Prototype:**

```
bit[2**(AV_BURSTCOUNT_W-1) - 1:0] [AV_READRESPONSE_W-1:0] get_response_read_response(int index)
```

**Arguments:**
- Verilog HDL: int index
- VHDL: response_read_response, int index, bfm_id, req_if(bfm_id)

**Returns:**
AvalonReadResponse_t

**Description:**
Returns the transaction read status in the response descriptor that has been removed from the response queue.

**Language support:**
Verilog HDL, VHDL

### get_response_request()

**Prototype:**

```
enum int[REQ_READ = 0, REQ_WRITE = 1, RED_IDLE = 2] get_response_request()
```

**Arguments:**
- Verilog HDL: None
- VHDL: response_request, bfm_id, req_if(bfm_id)

**Returns:**
Request_t

**Description:**
Returns the transaction command type in the response descriptor that has been removed from the response queue.

**Language support:**
Verilog HDL, VHDL

### get_response_wait_time()

**Prototype:**

```
int get_response_wait_time(int index)
```

**Arguments:**
- Verilog HDL: index
- VHDL: response_wait_time, index, bfm_id, req_if(bfm_id)

**Returns:**
int

**Description:**
Returns the wait latency for transaction in the response descriptor that has been removed from the response queue. Each cycle in a burst has its own wait latency entry.

**Language support:**
Verilog HDL, VHDL
### get_response_write_id()

**Prototype:**

```
bit [AV_TRANSACTIONID_W-1:0] get_response_write_id()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `response_write_id, index, bfm_id, req_if(bfm_id)`

**Returns:**

- `AvalonTransactionId_t`

**Description:**

Returns the write id of the transaction in the response descriptor that has been removed from the response queue.

**Language support:**

- Verilog HDL, VHDL

### get_response_write_response()

**Prototype:**

```
bit [2**(AV_BURSTCOUNT_W-1)-1:0] [AV_WRITERESPONSE_W-1:0] get_response_write_response(int index)
```

**Arguments:**

- Verilog HDL: `int index`
- VHDL: `response_write_response, int index, bfm_id, req_if(bfm_id)`

**Returns:**

- `AvalonWriteResponse_t`

**Description:**

Returns the transaction write status in the response descriptor that has been removed from the response queue.

**Language support:**

- Verilog HDL, VHDL

### get_write_response_queue_size()

**Prototype:**

```
int get_write_response_queue_size()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `write_response_queue_size, index, bfm_id, req_if(bfm_id)`

**Returns:**

- `int`

**Description:**

Queries the write response queue to determine number of response descriptors currently stored in the BFM. This is the number of responses the test program can immediately pop off the response queue for further processing.

**Language support:**

- Verilog HDL, VHDL
### get_version()

**Prototype:**
```
string get_version()
```

**Arguments:**
- Verilog HDL: None
- VHDL: N.A.

**Returns:**
String

**Description:**
Returns BFM version as a string of three integers separated by periods. For example, version 14.1 sp1 is encoded as "14.1.1".

**Language support:**
Verilog HDL

### init()

**Prototype:**
```
init
```

**Arguments:**
- Verilog HDL: None
- VHDL: `bfm_id`, `req_if(bfm_id)`

**Returns:**
void

**Description:**
Initializes the Avalon-MM master interface.

**Language support:**
Verilog HDL, VHDL

### pop_response()

**Prototype:**
```
void pop_response()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `bfm_id`, `req_if(bfm_id)`

**Returns:**
void

**Description:**
Removes the oldest response descriptor from the response queue, such that transaction information is available using the `get_response_<rolename>` commands.

**Language support:**
Verilog HDL, VHDL
### push_command()

**Prototype:**

```c
void push_command()
```

**Arguments:**

Verilog HDL: None

VHDL: `bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**

Inserts the fully populated transaction descriptor onto the pending transaction command queue.

**Language support:**

Verilog HDL, VHDL

### set_clken()

**Prototype:**

```c
void set_clken(bit state)
```

**Arguments:**

Verilog HDL: `bit state`

VHDL: `bit state, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**

Sets the assertion and deassertion of the clock enable signal.

**Language support:**

Verilog HDL, VHDL

### set_command_address()

**Prototype:**

```c
void set_command_address(bit[AV_ADDRESS_W-1:0] addr)
```

**Arguments:**

Verilog HDL: `addr`

VHDL: `addr, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**

Sets the transaction address in the command descriptor.

**Language support:**

Verilog HDL, VHDL
## set_command_arbiterlock()

**Prototype:**

```c
void set_command_arbiterlock (bit state)
```

**Arguments:**

Verilog HDL: `bit state`

VHDL: `bit state, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**

Controls the assertion or deassertion of the arbiterlock interface signal. The arbiterlock control is on the transaction boundaries and is not used when the Avalon-MM Master BFM is operating in burst mode.

**Language support:**

Verilog HDL, VHDL

## set_command_byte_enable()

**Prototype:**

```c
void set_command_byte_enable(bit[AV_NUMSYMBOLS-1:0] byte_enable, int index)
```

**Arguments:**

Verilog HDL: `byte_enable, index`

VHDL: `byte_enable, index, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**

Sets the transaction byte enable field for the cycle of the burst command descriptor indicated by `index`. This field applies to both read and write operations.

**Language support:**

Verilog HDL, VHDL

## set_command_burst_count()

**Prototype:**

```c
void set_command_burst_count(bit[AV_BURSTCOUNT_W-1:0] burst_count)
```

**Arguments:**

Verilog HDL: `burst_count`

VHDL: `burst_count, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**

Sets the value driven on the Avalon interface `burstcount` pin. Generates a warning message if the specified `burst_count` is out of range. Not available if the `USE_BURSTCOUNT` parameter is false.

**Language support:**

Verilog HDL, VHDL
### set_command_burst_size()

**Prototype:**
```c
void set_command_burst_size (bit[AV_BURSTCOUNT_W-1:0] burst_size)
```

**Arguments:**
- Verilog HDL: `burst_size`
- VHDL: `burst_size, bfm_id, req_if(bfm_id)`

**Returns:**
`void`

**Description:**
Sets the transaction burst count in the command descriptor to determine the number of words driven on the write burst command. The value might be different from the value specified in `set_command_burst_count` to generate illegal traffic for testing. Generates a warning if the value is different.

**Language support:**
- Verilog HDL, VHDL

### set_command_data()

**Prototype:**
```c
void set_command_data(bit[AV_DATA_W-1:0] data, int index)
```

**Arguments:**
- Verilog HDL: `data, index`
- VHDL: `data, index, bfm_id, req_if(bfm_id)`

**Returns:**
`void`

**Description:**
Sets the transaction write data in the command descriptor. For burst transactions, the command descriptor holds an array of data, with each element individually set by this method.

**Language support:**
- Verilog HDL, VHDL

### set_command_debugaccess()

**Prototype:**
```c
void set_command_debugaccess
```

**Arguments:**
- Verilog HDL: `bit state`
- VHDL: `bit state, bfm_id, req_if(bfm_id)`

**Returns:**
`void`

**Description:**
Controls the assertion or deassertion of the debugaccess interface signal. The debugaccess control is on transaction boundaries.

**Language support:**
- Verilog HDL, VHDL
### set_command_idle()

**Prototype:**
```c
void set_command_idle(int idle, int index)
```

**Arguments:**
- Verilog HDL: `int idle, int index`
- VHDL: `int idle, int index, bfm_id, req_if(bfm_id)`

**Returns:**
- `void`

**Description:**
Sets idle cycles at the end of each transaction cycle. For read commands, idle cycles are inserted at the end of the command cycle. For burst write commands, idle cycles are inserted at the end of each write data cycle within the burst.

**Language support:**
- Verilog HDL, VHDL

### set_command_init_latency()

**Prototype:**
```c
void set_command_init_latency(int cycles)
```

**Arguments:**
- Verilog HDL: `cycles`
- VHDL: `cycles, bfm_id, req_if(bfm_id)`

**Returns:**
- `void`

**Description:**
Sets the number of cycles to postpone the start of a command.

**Language support:**
- Verilog HDL, VHDL

### set_command_lock()

**Prototype:**
```c
void set_command_lock (bit state)
```

**Arguments:**
- Verilog HDL: `bit state`
- VHDL: `bit state, bfm_id, req_if(bfm_id)`

**Returns:**
- `void`

**Description:**
Controls the assertion or deassertion of the lock interface signal. Lock control is on the transaction boundaries. It is not used when the Avalon-MM Master BFM is operating in burst mode.

**Language support:**
- Verilog HDL, VHDL
## set_command_request()

**Prototype:**

```c
void set_command_request(Request_t request)
```

**Arguments:**

- Verilog HDL: Request_t request
- VHDL: Request_t request, bfm_id, req_if(bfm_id)

**Returns:**

void

**Description:**

Sets the transaction type to read or write in the command descriptor. The enumeration type defines `REQ_READ = 0` and `REQ_WRITE = 1`.

**Language support:**

Verilog HDL, VHDL

## set_command_timeout()

**Prototype:**

```c
void set_command_timeout(int cycles)
```

**Arguments:**

- Verilog HDL: int cycles
- VHDL: int cycles, bfm_id, req_if(bfm_id)

**Returns:**

void

**Description:**

Sets the number of elapsed cycles between waiting for a `waitrequest` and when time out is asserted. Disables time-out by setting the value to 0.

**Language support:**

Verilog HDL, VHDL

## set_command_transaction_id()

**Prototype:**

```c
void set_command_transaction_id(bit[AV_TRANSACTIONID_W-1:0] id)
```

**Arguments:**

- AvalonTransactionId_t id.
- Verilog HDL: tid
- VHDL: tid, bfm_id, req_if(bfm_id)

**Returns:**

void

**Description:**

Sets the transaction id number in the command descriptor.

**Language support:**

Verilog HDL, VHDL
**set_command_write_response_request()**

**Prototype:**

```
void set_command_write_response_request (logic request)
```

**Arguments:**

Verilog HDL: `request`

VHDL: `request, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**

Sets the flag that enables or disables the write response requests in the command descriptor.

**Language support:**

Verilog HDL, VHDL

---

**set_max_command_queue_size()**

**Prototype:**

```
void set_max_command_queue_size(int size)
```

**Arguments:**

Verilog HDL: `int size`

VHDL: `int size, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**

Sets the pending command queue size maximum threshold.

**Language support:**

Verilog HDL, VHDL

---

**set_min_command_queue_size()**

**Prototype:**

```
void set_min_command_queue_size(int size)
```

**Arguments:**

Verilog HDL: `int size`

VHDL: `int size, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**

Sets the pending command queue size minimum threshold.

**Language support:**

Verilog HDL, VHDL
### set_response_timeout()

**Prototype:**

```c
void set_response_timeout(int cycles)
```

| Arguments: | Verilog HDL: int cycles  
|           | VHDL: int cycles, bfm_id, req_if(bfm_id) |
| Returns:   | void                                       |
| Description: | Sets the number of cycles that may elapse before response time out. Disable time-out by setting the value to 0. |
| Language support: | Verilog HDL, VHDL |

### signal_all_transactions_complete

**Prototype:**

```c
signal_all_transactions_complete
```

| Arguments: | Verilog HDL: None  
|           | VHDL: N.A. |
| Returns:   | void |
| Description: | Signals that all queued transactions have completed. |
| Language support: | Verilog HDL |

### signal_command_issued

**Prototype:**

```c
signal_command_issued
```

| Arguments: | Verilog HDL: None  
|           | VHDL: N.A. |
| Returns:   | void |
| Description: | Signals that the currently pending command has been driven to the interface. |
| Language support: | Verilog HDL |
### signal_fatal_error

**Prototype:**

| signal_fatal_error |

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

- void

**Description:**

Notifies the testbench that a fatal error has occurred in this module.

**Language support:**

- Verilog HDL

### signal_max_command_queue_size

**Prototype:**

| signal_max_command_queue_size |

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

- void

**Description:**

Signals that the maximum pending transaction queue size threshold has been exceeded.

**Language support:**

- Verilog HDL

### signal_min_command_queue_size

**Prototype:**

| signal_min_command_queue_size |

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

- void

**Description:**

Signals that the pending transaction queue size is below the minimum threshold.

**Language support:**

- Verilog HDL
### signal_read_response_complete

**Prototype:**

<table>
<thead>
<tr>
<th>signal_read_response_complete</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

| void |

**Description:**

Signals that the read response has been received and inserted into the response queue.

**Language support:**

Verilog HDL

---

### signal_response_complete

**Prototype:**

<table>
<thead>
<tr>
<th>signal_response_complete</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

| void |

**Description:**

Triggers when either `signal_read_response_complete` or `signal_write_response_complete` is triggered.

**Language support:**

Verilog HDL

---

### signal_write_response_complete

**Prototype:**

<table>
<thead>
<tr>
<th>signal_write_response_complete</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

| void |

**Description:**

Signals that the write response has been received and inserted into the response queue.

**Language support:**

Verilog HDL
The Avalon-MM Slave BFM implements the slave side of the Avalon-MM interface protocol. The Avalon-MM protocol is a standard memory-mapped protocol. It includes the following functionality:

- Reads and writes typical of simple peripherals
- Reads, writes, burst reads, and burst writes for typical memory devices

This BFM also includes a procedural interface to implement the following functions:

- Monitoring of incoming commands
- Passing incoming commands to the test program
- Accepting response transactions from the test program
- Driving responses

The following figure shows the top-level modules for a testbench. This testbench uses the Avalon-MM Slave BFM to verify an Avalon-MM Master device. In addition to the The example testbench includes the following components:

- Altera-provided Avalon-MM Slave BFM
- A test program
- The DUT

The test program is written in HDL. It implements the following functions:

- Programs the Avalon-MM master to issue Avalon-MM transactions
- Programs the Avalon-MM Slave BFM to respond
- Analyzes the results
Note: The BFMs allow illegal response transactions so that you can test the error-handling functionality of your DUT. Consequently, the BFMs cannot be relied upon to guarantee protocol compliance. The Avalon Monitor components verify protocol compliance.

Figure 6-1: Top-Level Module to Verify an Avalon-MM Master

Related Information

Avalon Interface Specifications

Timing

The following timing diagram illustrates the sequence of events for an Avalon-MM Slave BFM. It shows the slave BFM responding to interleaved writes and reads when the readdatavalid signal is present.
Figure 6-2: Avalon-MM Slave Responding to Interleaved Write and Read Transactions
### Table 6-1: Key to Annotations

The following table lists the annotations used in this figure.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_{wt_1}$</td>
<td>The response wait time, which is three cycles. The slave sets this value using the <code>set_interface_wait_time</code> command.</td>
</tr>
<tr>
<td>$T_{wr}$</td>
<td>$\text{waitrequest}$ is sampled #1 after the falling edge of $\text{clk}$.</td>
</tr>
<tr>
<td>$T_{wt_2}$</td>
<td>The response wait time for the first read, which is 2 cycles. The slave sets this value using the <code>set_interface_wait_time</code> command.</td>
</tr>
<tr>
<td>$S_{cr_1}$–$S_{cr_2}$</td>
<td>Signals when read commands were received. The event name is <code>signal_command_received</code>.</td>
</tr>
<tr>
<td>$T_{rl_1}$,$T_{rl_2}$</td>
<td>The response latency for the reads, which is 3 cycles. The slave sets this time using the <code>set_response_latency</code> command.</td>
</tr>
<tr>
<td>$T_{wrl_1}$</td>
<td>The write response latency for the first write, which is 3 cycles. This is the time between when the write command is accepted, and the write response is provided by the slave.</td>
</tr>
<tr>
<td>$S_{rc_1}$–$S_{rc_3}$</td>
<td>Signals write responses. The event name is <code>signal_response_issued</code>.</td>
</tr>
<tr>
<td>$S_{rc_2}$–$S_{rc_4}$</td>
<td>Signals read responses. The event name is <code>signal_response_issued</code>.</td>
</tr>
<tr>
<td>$T_{ID_1}$–$T_{ID_4}$</td>
<td>Reference number to identify each read or write transaction.</td>
</tr>
<tr>
<td>ID_1, ID_3</td>
<td>Reference number to identify write transactions.</td>
</tr>
<tr>
<td>ID_2, ID_4</td>
<td>Reference number to identify read transactions.</td>
</tr>
</tbody>
</table>
Figure 6-3: Avalon-MM Slave Receiving Write and Read Commands with No readdatavalid Signal

The following timing diagram illustrates the sequence of events for an Avalon-MM Slave BFM. The slave BFM receives a write followed by a read when the readdatavalid signal is not present.

Table 6-2: Key to Annotations

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_i$</td>
<td>The initial command latency which is two cycles for transactions 1 and 2.</td>
</tr>
<tr>
<td>$T_{wt_1}$</td>
<td>The response wait time which is 3 cycles. The master gets this value using the get_response_wait_time command.</td>
</tr>
<tr>
<td>$T_{wt_2}$</td>
<td>The response wait time for the first read, which is 2 cycles. The slave sets this value using the set_interface_wait_time command.</td>
</tr>
<tr>
<td>$T_{wr}$</td>
<td>waitrequest is sampled #1 after the falling edge of clk.</td>
</tr>
<tr>
<td>$T_{rl_1}$</td>
<td>The response latency for the first read, which is 0 cycles. The master gets this time using the get_response_latency command.</td>
</tr>
<tr>
<td>$S_{cr_1}, S_{cr_2}$</td>
<td>Signals write and read commands. The event name is signal_command_issued.</td>
</tr>
<tr>
<td>$S_{rc_1}$</td>
<td>Signals the first read response. The event name is signal_response_complete.</td>
</tr>
</tbody>
</table>
### Block Diagram

The following figure provides a block diagram of the Avalon-MM Slave BFM. The BFM includes the following major blocks:

- **Avalon-MM Slave API**—Provides methods to get commands and create responses to commands from the Avalon-MM master (DUT).
- **Command Descriptor**—Accumulates the fields of a command sent by the Avalon-MM master. Sends completed commands to the Avalon-MM Slave BFM when requested.
- **Avalon-MM Interface Monitor**—Monitors activity coming from the Avalon-MM Master (DUT). Stores commands in the Client Command Queue.
- **Response Generator and Data Cache**—In memory_mode the Slave BFM models a single port RAM. A write operation stores the data in an associative array and generates no response. A read operation fetches data from the array and drives it on the response side of the Avalon interface. This mode simplifies loopback testing.
- **Avalon-MM Slave Interface Driver**—Drives responses to the system interconnect fabric. For burst transfers, there is a separate transfer for each word of the burst. The client testbench can instruct the Slave BFM to assert waitrequest for each word of the burst to test the functionality of the Avalon-MM master.
- Public Events—Provides status response that arrives together with the data. The public event signals indicate the status of the Master’s request such as successful completion, timeout, or error.

Figure 6-4: Avalon-MM Slave BFM Block Diagram

Parameters

The Avalon-MM Slave BFM supports the full range of signals defined for the Avalon-MM slave interface. The following table describes parameters you can customize the Avalon-MM slave interface.

Table 6-3: Parameters for the Avalon-MM Slave BFM

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Address width</td>
<td>32</td>
<td>N/A</td>
<td>Address width in bits.</td>
</tr>
<tr>
<td>Parameter</td>
<td>Default Value</td>
<td>Legal Values</td>
<td>Description</td>
</tr>
<tr>
<td>---------------------------</td>
<td>---------------</td>
<td>--------------</td>
<td>-----------------------------------------------------------------------------</td>
</tr>
<tr>
<td>Symbol width</td>
<td>8</td>
<td>N/A</td>
<td>Data symbol width in bits. Set \texttt{AV_SYMBOL_W} to 8 for byte-oriented interfaces.</td>
</tr>
<tr>
<td>Read Response width</td>
<td>8</td>
<td>N/A</td>
<td>Read status response width in bits.</td>
</tr>
<tr>
<td>Write Response width</td>
<td>8</td>
<td>N/A</td>
<td>Write status response width in bits.</td>
</tr>
</tbody>
</table>

### Parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of symbols</td>
<td>4</td>
<td>N/A</td>
<td>Number of symbols per word.</td>
</tr>
<tr>
<td>Burstcount width</td>
<td>3</td>
<td>N/A</td>
<td>The width of the burst count in bits.</td>
</tr>
</tbody>
</table>

### Port Enables

<table>
<thead>
<tr>
<th>Use the read signal</th>
<th>On</th>
<th>On/Off</th>
<th>When On, the interface includes a read pin.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Use the write signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a write pin.</td>
</tr>
<tr>
<td>Use the address signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes address pins.</td>
</tr>
<tr>
<td>Use the byte enable signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes byte_enable pins.</td>
</tr>
<tr>
<td>Use the burstcount signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes burstcount pins.</td>
</tr>
<tr>
<td>Use the readdata signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a readdata pin.</td>
</tr>
<tr>
<td>Use the readdatavalid signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a readdatavalid pin.</td>
</tr>
<tr>
<td>Use the writedata signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a writedata pin.</td>
</tr>
<tr>
<td>Use the begintransfer signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes begintransfer pin.</td>
</tr>
<tr>
<td>Use the arbiterlock signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes an arbiterlock pin.</td>
</tr>
<tr>
<td>Use the lock signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a lock pin.</td>
</tr>
<tr>
<td>Use the debugaccess signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a debugaccess pin.</td>
</tr>
<tr>
<td>Use the waitrequest signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a waitrequest pin.</td>
</tr>
<tr>
<td>Use the transactionid signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a transactionid pin.</td>
</tr>
<tr>
<td>Use the write response signals</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a writeresponse pin.</td>
</tr>
<tr>
<td>Use the read response signals</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a readresponse pin.</td>
</tr>
<tr>
<td>Use the clken signals</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a clken pin.</td>
</tr>
</tbody>
</table>

### Port Polarity

<table>
<thead>
<tr>
<th>Assert reset high</th>
<th>On</th>
<th>On/Off</th>
<th>When On, reset is asserted high.</th>
</tr>
</thead>
<tbody>
<tr>
<td>Assert waitrequest high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, waitrequest is asserted high.</td>
</tr>
<tr>
<td>Parameter</td>
<td>Default Value</td>
<td>Legal Values</td>
<td>Description</td>
</tr>
<tr>
<td>-----------------------------------</td>
<td>---------------</td>
<td>--------------</td>
<td>-----------------------------------------------------------------------------</td>
</tr>
<tr>
<td>Assert read high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, read is asserted high.</td>
</tr>
<tr>
<td>Assert write high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, write is asserted high.</td>
</tr>
<tr>
<td>Assert byteenable high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, byteenable is asserted high.</td>
</tr>
<tr>
<td>Assert readdatavalid high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, readdatavalid is asserted high.</td>
</tr>
<tr>
<td>Assert arbiterlock high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, arbiterlock is asserted high.</td>
</tr>
<tr>
<td>Assert lock high</td>
<td>On</td>
<td>On/Off</td>
<td>When On, lock is asserted high.</td>
</tr>
</tbody>
</table>

**Burst Attributes**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Linewrap burst</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the address for bursts wraps instead of an incrementing. With a wrapping burst, when the address reaches a burst boundary, it wraps back to the previous burst boundary. Consequently, only the low order bits need to be used for addressing.</td>
</tr>
<tr>
<td>Burst on burst boundaries only</td>
<td>On</td>
<td>On/Off</td>
<td>When On, memory bursts are aligned to the address size.</td>
</tr>
</tbody>
</table>

**Miscellaneous**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum pending reads</td>
<td>1</td>
<td>N/A</td>
<td>The maximum number of pending reads which can be queued up by the slave.</td>
</tr>
<tr>
<td>VHDL BFM ID</td>
<td>0</td>
<td>0–1023</td>
<td>For VHDL BFM only. Use this option to assign a unique number to each BFM in the testbench design.</td>
</tr>
</tbody>
</table>

**Timing**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fixed read latency (cycles)</td>
<td>0</td>
<td>N/A</td>
<td>Sets the read latency for fixed-latency slaves. Not used on interfaces that include the readdatavalid signal.</td>
</tr>
<tr>
<td>Fixed read wait time (cycles)</td>
<td>1</td>
<td>N/A</td>
<td>For slave interfaces that do not use the waitrequest signal. The read wait time indicates the number of cycles before the slave responds to a read. The timing is as if the slave asserted waitrequest for this number of cycles.</td>
</tr>
<tr>
<td>Fixed write wait time (cycles)</td>
<td>0</td>
<td>N/A</td>
<td>For slave interfaces that do not use the waitrequest signal. The write wait time indicates the number of cycles before the slave accepts a write.</td>
</tr>
<tr>
<td>Registered waitrequest</td>
<td>On</td>
<td>On/Off</td>
<td>Specifies whether to turn on the register stage.</td>
</tr>
<tr>
<td>Registered Incoming Signals</td>
<td>On</td>
<td>On/Off</td>
<td>Specifies whether to register incoming signals.</td>
</tr>
</tbody>
</table>

**Interface Address Type**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Set slave interface address type to symbols or words</td>
<td>WORDS</td>
<td>WORDS/SYMBOLES</td>
<td>Sets slave interface address type to symbols or words.</td>
</tr>
</tbody>
</table>
## Avalon-MM Slave BFM API

### event_error_exceed_max_pending_reads()

**Prototype:**

```
void event_error_exceed_max_pending_reads()
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: `bfm_id, req_if`

**Returns:**

- `void`

**Description:**

Notifies the testbench that the BFM has more than the maximum pending reads in the pipelined read commands queue waiting to be processed.

**Language support:**

- VHDL

### event_command_received()

**Prototype:**

```
void event_command_received()
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**

- `void`

**Description:**

Notifies the testbench that a command was received.

**Language support:**

- VHDL

### event_response_issued()

**Prototype:**

```
void event_response_issued()
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**

- `void`

**Description:**

Notifies the testbench that a response was driven to the interface.

**Language support:**

- VHDL
### event_max_response_queue_size()

**Prototype:**

```plaintext
event_max_response_queue_size()
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**

`void`

**Description:**

Notifies the testbench that the response queue size has reached the threshold limit.

**Language support:**

VHDL

### event_min_response_queue_size()

**Prototype:**

```plaintext
event_min_response_queue_size()
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**

`void`

**Description:**

Notifies the testbench that the response queue size is below the minimum limit.

**Language support:**

VHDL

### get_clken()

**Prototype:**

```plaintext
logic get_clken()
```

**Arguments:**

- Verilog HDL: None
- VHDL: clken, bfm_id, req_if(bfm_id)

**Returns:**

`logic`

**Description:**

Returns the clock enable signal status.

**Language support:**

Verilog HDL, VHDL

### get_command_address()

**Prototype:**

```plaintext
bit [AV_ADDRESS_W-1:0] get_command_address()
```

**Arguments:**

- Verilog HDL: None
- VHDL: command_address, bfm_id, req_if(bfm_id)

**Returns:**

`bit [AV_ADDRESS_W-1:0]`

**Description:**

Queries the received command descriptor for the transaction address.

**Language support:**

Verilog HDL, VHDL
### get_command_arbiterlock()

**Prototype:**

```
bit get_command_arbiterlock()
```

**Arguments:**

Verilog HDL: None  
VHDL: `command_arbiterlock, bfm_id, req_if(bfm_id)`

**Returns:**

`bit`

**Description:**

Queries the received command descriptor for the transaction arbiterlock.

**Language support:**

Verilog HDL, VHDL

---

### get_command_burst_count()

**Prototype:**

```
[AV_BURSTCOUNT_W-1:0] get_command_burst_count()
```

**Arguments:**

Verilog HDL: None  
VHDL: `command_burst_count, bfm_id, req_if(bfm_id)`

**Returns:**

`[AV_BURSTCOUNT_W-1:0]`

**Description:**

Queries the received command descriptor for the transaction burst count.

**Language support:**

Verilog HDL, VHDL

---

### get_command_burst_cycle()

**Prototype:**

```
int get_command_burst_cycle()
```

**Arguments:**

Verilog HDL: None  
VHDL: `command_burst_cycle, bfm_id, req_if(bfm_id)`

**Returns:**

`Int`

**Description:**

The slave BFM receives and processes write burst commands as a sequence of discrete commands. The number of commands corresponds to the burst count. A separate command descriptor is constructed for each write burst cycle. Each command corresponds to a partially completed burst. This method returns a burst cycle field telling the testbench which burst cycle was active when this descriptor was constructed. This facility enables the testbench to query partially completed write burst operations. The testbench can query the write data word on each burst cycle as it arrives. Consequently, the testbench can begin to process it immediately rather than waiting until the entire burst has been received. This facility means you can implement pipelined write burst processing in the testbench.

**Language support:**

Verilog HDL, VHDL
### get_command_byte_enable()

**Prototype:**
```
bit [AV_NUMSYMBOLS-1:0] get_command_byte_enable (int index)
```

**Arguments:**
- Verilog HDL: `index`
- VHDL: `command_byte_enable, index, bfm_id, req_if(bfm_id)`

**Returns:**
`bit [AV_NUMSYMBOLS-1:0]`

**Description:** Queries the received command descriptor for the transaction byte enable. For burst commands with burst count greater than 1, the index selects the data cycle.

**Language support:** Verilog HDL, VHDL

### get_command_data()

**Prototype:**
```
bit [AV_DATA_W-1:0] get_command_data (int index)
```

**Arguments:**
- Verilog HDL: `index`
- VHDL: `command_data, index, bfm_id, req_if(bfm_id)`

**Returns:**
`bit [AV_DATA_W-1:0]`

**Description:** Queries the received command descriptor for the transaction write data. For burst commands with burst count greater than 1, the index selects the write data cycle.

**Language support:** Verilog HDL, VHDL

### get_command_debugaccess()

**Prototype:**
```
bit get_command_debugaccess()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `command_debugaccess, bfm_id, req_if(bfm_id)`

**Returns:**
`bit`

**Description:** Queries the received command descriptor for the transaction debug access.

**Language support:** Verilog HDL, VHDL
### get_command_queue_size()

**Prototype:**

```c
int get_command_queue_size()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `command_queue_size`, `bfm_id`, `req_if(bfm_id)`

**Returns:**

`int`

**Description:** Queries the command queue to determine number of pending commands.

**Language support:** Verilog HDL, VHDL

---

### get_command_lock()

**Prototype:**

```c
bit get_command_lock()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `command_lock`, `bfm_id`, `req_if(bfm_id)`

**Returns:**

`bit`

**Description:** Queries the received command descriptor for the transaction lock.

**Language support:** Verilog HDL, VHDL

---

### get_command_request()

**Prototype:**

```c
Request_t get_command_request()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `command_request`, `bfm_id`, `req_if(bfm_id)`

**Returns:**

`Request_t` (enumerated type)

**Description:** Gets the received command descriptor to determine command request type. A command type may be `REQ_READ` or `REQ_WRITE`. These type values are defined in the enumerated type called `Request_t`, which is imported with the package named `altera_avalon_mm_pkg`.

**Language support:** Verilog HDL, VHDL
get_command_transaction_id()

Prototype: AvalonTransactionId_t get_command_transaction_id()

Arguments: Verilog HDL: None
             VHDL: command_transaction, bfm_id, req_if(bfm_id)

Returns: AvalonTransactionId_t

Description: Queries the received command descriptor for the transaction ID.

Language support: Verilog HDL, VHDL

get_command_write_response_request()

Prototype: AvalonTransactionId_t get_command_write_response_request()

Arguments: Verilog HDL: None
            VHDL: command_write_response_request, bfm_id, req_if(bfm_id)

Returns: AvalonTransactionId_t

Description: Queries the received command descriptor for the write_response_request field value. A value of 1 indicates that the master has requested for a write response.

Language support: Verilog HDL, VHDL

get_pending_read_latency_cycle()

Prototype: int get_pending_read_latency_cycle()

Arguments: Verilog HDL: None
            VHDL: pending_read_latency_cycle, bfm_id, req_if(bfm_id)

Returns: int

Description: Queries the read command queue to determine the cycles needed for the Slave BFM to complete the current read response. This method notifies the master when the Slave BFM is ready to receive a command.

Language support: Verilog HDL, VHDL
### get_pending_write_latency_cycle()

**Prototype:**

```plaintext
int get__cycle()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `pending_write_latency, bfm_id, req_if(bfm_id)`

**Returns:**

`int`

**Description:** Queries the write command queue to determine the cycles needed for the Slave BFM to complete the current write response.

**Language support:** Verilog HDL, VHDL

### get_response_queue_size()

**Prototype:**

```plaintext
int get_response_queue_size()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `response_queue_size, bfm_id, req_if(bfm_id)`

**Returns:**

`int`

**Description:** Queries the response queue to determine number of response descriptors pending.

**Language support:** Verilog HDL, VHDL

### vget_slave_bfm_status

**Prototype:**

```plaintext
bit get_slave_bfm_status
```

**Arguments:**

- Verilog HDL: None
- VHDL: `slave_bfm_status, bfm_id, req_if(bfm_id)`

**Returns:**

`bit`

**Description:** Queries the Slave BFM component to determine when the read transaction in the Slave BFM has reached the maximum read transactions. A return value of 1 means that the Slave BFM can no longer accept a new read command.

**Language support:** Verilog HDL, VHDL
### get_version()

**Prototype:**

<table>
<thead>
<tr>
<th>Language</th>
<th>Prototype</th>
</tr>
</thead>
<tbody>
<tr>
<td>Verilog HDL</td>
<td>string get_version()</td>
</tr>
<tr>
<td>VHDL</td>
<td>N.A.</td>
</tr>
</tbody>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: bfm_id, req_if(bfm_id)

**Returns:**

- String

**Description:**

Returns BFM version as a string of three integers separated by periods. For example, version 10.1 sp1 is encoded as "10.1.1".

**Language support:**

- Verilog HDL

### init()

**Prototype:**

<table>
<thead>
<tr>
<th>Language</th>
<th>Prototype</th>
</tr>
</thead>
<tbody>
<tr>
<td>Verilog HDL</td>
<td><code>init()</code></td>
</tr>
</tbody>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: bfm_id, req_if(bfm_id)

**Returns:**

- void

**Description:**

Initializes the Avalon-MM slave interface.

**Language support:**

- Verilog HDL, VHDL

### pop_command()

**Prototype:**

<table>
<thead>
<tr>
<th>Language</th>
<th>Prototype</th>
</tr>
</thead>
<tbody>
<tr>
<td>Verilog HDL</td>
<td><code>pop_command()</code></td>
</tr>
</tbody>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: bfm_id, req_if(bfm_id)

**Returns:**

- void

**Description:**

Removes the command descriptor from the queue so that the testbench can query it using the `get_command` methods.

**Language support:**

- Verilog HDL, VHDL
### push_response()

**Prototype:**

| void push_response()

**Arguments:**

- Verilog HDL: None
- VHDL: bfm_id, req_if(bfm_id)

**Returns:**

void

**Description:**

Inserts the fully populated response transaction descriptor onto the response queue. The BFM removes response descriptors from the queue as soon as they are available. The BFM reads them and drives the Avalon-MM interface response plane.

**Language support:**

Verilog HDL, VHDL

### set_command_transaction_mode()

**Prototype:**

| void set_command_transaction_mode (int mode);

**Arguments:**

- Verilog HDL: mode
- VHDL: mode, bfm_id, req_if(bfm_id)

**Returns:**

void

**Description:**

By default, write burst commands are consolidated into a single command transaction. The single command transaction contains the write data for all burst cycles in that command. This mode is set when the mode argument equals 0. When the mode argument is set to 1, the write burst commands yield one command transaction per burst cycle.

**Language support:**

Verilog HDL, VHDL

### set_interface_wait_time()

**Prototype:**

| void set_interface_wait_time(int wait_cycles, int index)

**Arguments:**

- Verilog HDL: wait_cycles, index
- VHDL: wait_cycles, index, bfm_id, req_if(bfm_id)

**Returns:**

void

**Description:**

Specifies zero or more wait states to assert in each Avalon burst cycle by driving waitrequest active. With write burst commands, each write data cycle must wait the number of cycles corresponding to the cycle index. With read burst commands, there is only one command cycle corresponding to index 0 which can be forced to wait.

**Language support:**

Verilog HDL, VHDL
### vset_max_response_queue_size()

**Prototype:**
void set_max_response_queue_size(int size)

**Arguments:**
- Verilog HDL: int size
- VHDL: int size, bfm_id, req_if(bfm_id)

**Returns:**
void

**Description:**
Sets the maximum pending response queue size threshold.

**Language support:**
Verilog HDL, VHDL

### set_min_response_queue_size()

**Prototype:**
void set_min_response_queue_size(int size)

**Arguments:**
- Verilog HDL: int size
- VHDL: int size, bfm_id, req_if(bfm_id)

**Returns:**
void

**Description:**
Sets the minimum pending response queue size threshold.

**Language support:**
Verilog HDL, VHDL

### set_read_response_id()

**Prototype:**
void set_read_response_id(AvalonTransactionId_t id)

**Arguments:**
- Verilog HDL: AvalonTransactionId_t id
- VHDL: AvalonTransactionId_t id, bfm_id, req_if(bfm_id)

**Returns:**
void

**Description:**
Sets the transaction ID on the avs_readid pin.

**Language support:**
Verilog HDL, VHDL

### set_read_response_status()

**Prototype:**
void set_read_response_status(AvalonReadResponse_t status, int index)

**Arguments:**
- Verilog HDL: AvalonReadResponse_t status, int index
- VHDL: AvalonReadResponse_t status, int index, bfm_id, req_if(bfm_id)

**Returns:**
void

**Description:**
Sets the read response status code.

**Language support:**
Verilog HDL, VHDL
### set_response_burst_size()

**Prototype:**

```
void set_response_burst_size(bit [AV_BURSTCOUNT_W-1:0] burst_size);
```

**Arguments:**

- Verilog HDL: `burst_size`
- VHDL: `burst_size, bfm_id, req_if(bfm_id)`

**Returns:**

- void

**Description:**

Sets the transaction burst count in the response descriptor.

**Language support:**

Verilog HDL, VHDL

### set_response_data()

**Prototype:**

```
void set_response_data(bit [AV_DATA_W-1:0] data, int index);
```

**Arguments:**

- Verilog HDL: `data, index`
- VHDL: `data, index, bfm_id, req_if(bfm_id)`

**Returns:**

- void

**Description:**

Sets the transaction read data in the response descriptor. For burst transactions, the command descriptor holds an array of data, with each element individually set by this method.

**Language support:**

Verilog HDL, VHDL

### set_response_latency()

**Prototype:**

```
void set_response_latency(bit [31:0] latency, int index);
```

**Arguments:**

- Verilog HDL: `latency, index`
- VHDL: `latency, index, bfm_id, req_if(bfm_id)`

**Returns:**

- void

**Description:**

Sets the response latency for read commands. The response is driven out the specified number of cycles after receiving the read command.

**Language support:**

Verilog HDL, VHDL
### set_response_request()

**Prototype:**
```c
void set_response_request(Request_t request)
```

**Arguments:**
- Verilog HDL: `Request_t request`
- VHDL: `Request_t request, bfm_id, req_if(bfm_id)`

**Returns:**
`void`

**Description:**
Sets the transaction type to read or write in the response descriptor. The enumeration type defines `REQ_READ = 0` and `REQ_WRITE = 1`.

**Language support:**
Verilog HDL, VHDL

### set_response_timeout()

**Prototype:**
```c
void set_response_timeout(int cycles)
```

**Arguments:**
- Verilog HDL: None
- VHDL: `bfm_id, req_if(bfm_id)`

**Returns:**
`void`

**Description:**
Sets the number of cycles that may elapse before timing out.

**Language support:**
Verilog HDL, VHDL

### set_write_response_id()

**Prototype:**
```c
void set_write_response_id(AvalonTransactionId_t id)
```

**Arguments:**
- Verilog HDL: `AvalonTransactionId_t id`
- VHDL: `AvalonTransactionId_t id, bfm_id, req_if(bfm_id)`

**Returns:**
`void`

**Description:**
Sets the transaction ID on the `avs_writeid` pin.

**Language support:**
Verilog HDL, VHDL
### set_write_response_status()

**Prototype:**
```c
void set_write_response_status(AvalonWriteResponse_t status, int index);
```

**Arguments:**
- Verilog HDL: `AvalonWriteResponse_t status, int index`
- VHDL: `AvalonWriteResponse_t status, int index, bfm_id, req_if(bfm_id)`

**Returns:**
`void`

**Description:**
Sets the write response status code.

**Language support:** Verilog HDL, VHDL

### signal_command_received()

**Prototype:**
```c
void signal_command_received;
```

**Arguments:**
- Verilog HDL: None
- VHDL: N.A.

**Returns:**
`void`

**Description:**
Notifies the testbench that a command has been detected on an Avalon-MM port. The testbench can respond with a `set_command_wait_time` call on receiving this event to dynamically back pressure the driving Avalon-MM master. Alternatively, the previously set `wait_time` might be used continuously for a set of transactions.

**Language support:** Verilog HDL

### signal_error_exceed_max_pending_reads

**Prototype:**
```c
void signal_error_exceed_max_pending_reads;
```

**Arguments:**
- Verilog HDL: None
- VHDL: N.A.

**Returns:**
`void`

**Description:**
Notifies the testbench of the error condition, in which the slave has more than `max_pending_reads` pipelined read commands queued and waiting to be processed.

**Language support:** Verilog HDL
<table>
<thead>
<tr>
<th><strong>signal_max_response_queue_size</strong></th>
<th><strong>Prototype:</strong></th>
<th>signal_max_response_queue_size</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Arguments:</strong></td>
<td>Verilog HDL: None</td>
<td>VHDL: N.A.</td>
</tr>
<tr>
<td><strong>Returns:</strong></td>
<td>void</td>
<td></td>
</tr>
<tr>
<td><strong>Description:</strong></td>
<td>Signals that the maximum pending transaction queue size threshold has been exceeded.</td>
<td></td>
</tr>
<tr>
<td><strong>Language support:</strong></td>
<td>Verilog HDL</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th><strong>signal_min_command_queue_size</strong></th>
<th><strong>Prototype:</strong></th>
<th>signal_min_response_queue_size</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Arguments:</strong></td>
<td>Verilog HDL: None</td>
<td>VHDL: N.A.</td>
</tr>
<tr>
<td><strong>Returns:</strong></td>
<td>void</td>
<td></td>
</tr>
<tr>
<td><strong>Description:</strong></td>
<td>Signals that the pending transaction queue size is below the minimum threshold.</td>
<td></td>
</tr>
<tr>
<td><strong>Language support:</strong></td>
<td>Verilog HDL</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th><strong>signal_fatal_error</strong></th>
<th><strong>Prototype:</strong></th>
<th>signal_fatal_error</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Arguments:</strong></td>
<td>Verilog HDL: None</td>
<td>VHDL: N.A.</td>
</tr>
<tr>
<td><strong>Returns:</strong></td>
<td>void</td>
<td></td>
</tr>
<tr>
<td><strong>Description:</strong></td>
<td>Notifies the testbench that a fatal error has occurred in this module.</td>
<td></td>
</tr>
<tr>
<td><strong>Language support:</strong></td>
<td>Verilog HDL</td>
<td></td>
</tr>
<tr>
<td>Prototype</td>
<td>signal_response_issued</td>
<td></td>
</tr>
<tr>
<td>--------------------</td>
<td>---------------------------------</td>
<td></td>
</tr>
<tr>
<td>Arguments</td>
<td>Verilog HDL: None</td>
<td></td>
</tr>
<tr>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
</tr>
<tr>
<td>Returns</td>
<td>void</td>
<td></td>
</tr>
<tr>
<td>Description</td>
<td>Notifies the testbench that a response has been driven out on the Avalon bus.</td>
<td></td>
</tr>
<tr>
<td>Language support</td>
<td>Verilog HDL</td>
<td></td>
</tr>
</tbody>
</table>
The Avalon-MM Monitor verifies Avalon-MM interfaces using SystemVerilog assertions. In addition, it provides test coverage reports. The coverage reports provide the information necessary to determine when your test vectors provide sufficient test coverage of the DUT.

The Avalon-MM Monitor is implemented in SystemVerilog and uses the SystemVerilog Assertion (SVA) language. The SVA language is supported by the Synopsys VCS, and Mentor Graphics Questa simulators. If you are using ModelSim, the monitor component still compiles and simulates. However, the assertion checking is disabled.

The following figure shows a testbench that uses an Avalon-MM Monitor to test components with Avalon-MM interfaces. The monitor’s Avalon-MM Master interface is connected to a component’s Avalon-MM slave interface. An Avalon-MM Slave interface is connected to a component’s Avalon-MM master interface. The test program communicates with the monitor. The test program can use the monitor’s assertion checking and coverage groups to ensure that all legal parameter values for the DUT’s Avalon-MM interface are tested. The Avalon-MM Monitor also includes a transaction collector feature to collect and monitor transaction status.

**Figure 7-1: Testbench Using an Avalon-MM Monitor with Avalon-MM Interfaces**
The Avalon-MM Monitor supports the full range of signals defined for the Avalon-MM master and slave interfaces. You can customize the Avalon-MM master and slave interfaces using the parameters described in the following table.

### Table 7-1: Parameters for the Avalon-MM Monitor

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Port Widths</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Address width</td>
<td>32</td>
<td>N/A</td>
<td>Address width in bits.</td>
</tr>
<tr>
<td>Symbol width</td>
<td>8</td>
<td>N/A</td>
<td>Data symbol width in bits. The symbol width should be 8 for byte-oriented interfaces.</td>
</tr>
<tr>
<td>Number of symbols</td>
<td>4</td>
<td>N/A</td>
<td>Numbers of symbols per word.</td>
</tr>
<tr>
<td>Burstcount width</td>
<td>3</td>
<td>N/A</td>
<td>The width of the burst count in bits.</td>
</tr>
<tr>
<td>Readresponse width</td>
<td>8</td>
<td>N/A</td>
<td>Read response signal width in bits.</td>
</tr>
<tr>
<td>Writeresponse width</td>
<td>8</td>
<td>N/A</td>
<td>Write response signal width in bits.</td>
</tr>
<tr>
<td><strong>Port Enables</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Use the read signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a read pin.</td>
</tr>
<tr>
<td>Use the write signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a write pin.</td>
</tr>
<tr>
<td>Use the address signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes address pins.</td>
</tr>
<tr>
<td>Use the byte enable signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes byte_enable pins.</td>
</tr>
<tr>
<td>Use the burstcount signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes burstcount pins.</td>
</tr>
<tr>
<td>Use the readdata signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a readdata pin.</td>
</tr>
<tr>
<td>Use the readdatavalid signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a readdatavalid pin.</td>
</tr>
<tr>
<td>Use the writedata signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a writedata pin.</td>
</tr>
<tr>
<td>Use the begintransfer signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes begintransfer pins.</td>
</tr>
<tr>
<td>Use the beginbursttransfer signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes beginburst-transfer pins.</td>
</tr>
<tr>
<td>Use the waitrequest signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a waitrequest pin.</td>
</tr>
<tr>
<td>Use the arbiterlock signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes an arbiterlock pin.</td>
</tr>
<tr>
<td>Use the lock signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a lock pin.</td>
</tr>
<tr>
<td>Use the debugaccess signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a debugaccess pin.</td>
</tr>
<tr>
<td>Use the transactionid signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a transactionid pin.</td>
</tr>
<tr>
<td>Parameter</td>
<td>Default Value</td>
<td>Legal Values</td>
<td>Description</td>
</tr>
<tr>
<td>----------------------------</td>
<td>---------------</td>
<td>--------------</td>
<td>-----------------------------------------------------------------------------</td>
</tr>
<tr>
<td>Use the writeresponse signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a writeresponse pin.</td>
</tr>
<tr>
<td>Use the readresponse signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a readresponse pin.</td>
</tr>
<tr>
<td>Use the clken signals</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a clken pin.</td>
</tr>
</tbody>
</table>

**Burst Attributes**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Linewrap burst</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the address for bursts wraps instead of an incrementing. With a wrapping burst, when the address reaches a burst boundary, it wraps back to the previous burst boundary. Consequently, only the low order bits are used for addressing.</td>
</tr>
<tr>
<td>Burst on burst boundaries only</td>
<td>On</td>
<td>On/Off</td>
<td>When On, memory bursts are aligned to the address size.</td>
</tr>
</tbody>
</table>

**Miscellaneous**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read response timeout (cycles)</td>
<td>100</td>
<td>N/A</td>
<td>Specifies when a timeout occurs if readdatavalid is not asserted.</td>
</tr>
<tr>
<td>Avalon write timeout (cycles)</td>
<td>100</td>
<td>N/A</td>
<td>Specifies when a timeout occurs if a burst write transfer has not completed.</td>
</tr>
<tr>
<td>Waitrequest timeout (cycles)</td>
<td>1024</td>
<td>N/A</td>
<td>Timeout period for the continuous assertion of waitrequest.</td>
</tr>
<tr>
<td>Maximum pending reads</td>
<td>1</td>
<td>N/A</td>
<td>Specifies the maximum number of pipelined reads that can be pending.</td>
</tr>
<tr>
<td>Fixed read latency (cycles)</td>
<td>0</td>
<td>N/A</td>
<td>Sets the read latency for fixed-latency slaves. Not used on interfaces that include the readdatavalid signal.</td>
</tr>
<tr>
<td>Maximum read latency (cycles)</td>
<td>100</td>
<td>N/A</td>
<td>Specifies the maximum read latency in cycle for test coverage function.</td>
</tr>
<tr>
<td>Maximum waitrequest read cycles (for coverage)</td>
<td>100</td>
<td>N/A</td>
<td>Specifies the maximum wait time allowed for read cycle for coverage.</td>
</tr>
<tr>
<td>Maximum waitrequest write cycles (for coverage)</td>
<td>100</td>
<td>N/A</td>
<td>Maximum wait time allowed for write cycle for coverage.</td>
</tr>
<tr>
<td>Maximum continuous read (cycles)</td>
<td>5</td>
<td>N/A</td>
<td>Maximum continuous read time allowed for coverage.</td>
</tr>
<tr>
<td>Maximum continuous write (cycles)</td>
<td>5</td>
<td>N/A</td>
<td>Maximum continuous write time allowed for coverage.</td>
</tr>
<tr>
<td>Maximum continuous waitrequest (cycles)</td>
<td>5</td>
<td>N/A</td>
<td>Maximum continuous wait request time allowed for coverage.</td>
</tr>
<tr>
<td>Maximum continuous readdatavalid (cycles)</td>
<td>5</td>
<td>N/A</td>
<td>Maximum continuous readdatavalid time allowed for coverage.</td>
</tr>
<tr>
<td>VHDL BFM ID</td>
<td>0</td>
<td>0–1023</td>
<td>For VHDL BFMs only. Use this option to assign a unique number to each BFM in the testbench design.</td>
</tr>
</tbody>
</table>

**Timing**
<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fixed read wait time (cycles)</td>
<td>1</td>
<td>N/A</td>
<td>For master interfaces that do not use the \texttt{waitrequest} signal. The read wait time indicates the number of cycles before the master responds to a read. The timing is as if the master asserted \texttt{waitrequest} for this number of cycles.</td>
</tr>
<tr>
<td>Fixed write wait time (cycles)</td>
<td>0</td>
<td>N/A</td>
<td>For master interfaces that do not use the \texttt{waitrequest} signal. The write wait time indicates the number of cycles before the master accepts a write.</td>
</tr>
<tr>
<td>Registered waitrequest</td>
<td>Off</td>
<td>On/Off</td>
<td>Specifies whether to turn on the register stage.</td>
</tr>
<tr>
<td>Registered Incoming Signals</td>
<td>Off</td>
<td>On/Off</td>
<td>Specifies whether to register incoming signals.</td>
</tr>
</tbody>
</table>

**Avalon-MM Monitor Assertion Checking API**

Assertion checking uses the \texttt{enable_waitrequest_timeout} method to verify that \texttt{waitrequest} is asserted for fewer cycles than the \texttt{waitrequest} timeout period. If the timeout period is violated, an error message displays on the simulation console. Error flags are also displayed in the waveform viewer.

By default all assertions are enabled. However, depending on the parameterization of the Avalon-MM interface, some assertions are automatically disabled. For example, you might have to turn off some assertion checking to avoid the monitors generating error messages when injecting protocol errors. Protocol errors are typically injected to test the Avalon-MM component’s error handling capability.

The names of all methods that enable assertions begin with \texttt{set_enable_a}. By default, if your testbench includes the Avalon-MM monitor, the checking function is enabled. You can disable checking with the \texttt{DISABLE_ALTERA_AVALON_SIM_SVA} macro.

**set_enable_a_address_align_with_data_width()**

**Prototype:**

<table>
<thead>
<tr>
<th>Prototype:</th>
</tr>
</thead>
<tbody>
<tr>
<td>\texttt{set_enable_a_address_align_with_data_width()}</td>
</tr>
</tbody>
</table>

**Arguments:**

- Verilog HDL: \texttt{Boolean}
- VHDL: \texttt{N.A.}

**Returns:**

\texttt{void}

**Description:**

Enables an assertion that ensures the byte address that the master uses is aligned with the data width.

**Language support:**

Verilog HDL
### set_enable_a_beginbursttransfer_exist()

**Prototype:**

```
set_enable_a_beginbursttransfer_exist()
```

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

void

**Description:**

Enables an assertion that ensures `beginbursttransfer` is asserted during a transfer. It is disabled when `beginbursttransfer` is not used.

**Language support:**

Verilog HDL

### set_enable_a_beginbursttransfer_legal()

**Prototype:**

```
set_enable_a_beginbursttransfer_legal()
```

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

void

**Description:**

Enables an assertion that ensures `beginbursttransfer` is asserted with a read or write signal. It is disabled when `beginbursttransfer` is not used.

**Language support:**

Verilog HDL

### set_enable_a_beginbursttransfer_single_cycle()

**Prototype:**

```
set_enable_a_beginbursttransfer_single_cycle()
```

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

void

**Description:**

Enables an assertion that ensures `beginbursttransfer` is asserted for a single cycle regardless of the behavior of the `waitrequest` signal. It is disabled when `beginbursttransfer` is not used.

**Language support:**

Verilog HDL
### set_enable_a_begintransfer_exist()

**Prototype:**

```c
set_enable_a_begintransfer_exist()
```

**Arguments:**

- **Verilog HDL:** Boolean
- **VHDL:** N.A.

**Returns:**

void

**Description:** Enables an assertion that ensures `begintransfer` is asserted during any single transfer. Disabled when either `begintransfer` is not supported.

**Language support:** Verilog HDL

### set_enable_a_begintransfer_legal()

**Prototype:**

```c
set_enable_a_begintransfer_legal()
```

**Arguments:**

- **Verilog HDL:** Boolean
- **VHDL:** N.A.

**Returns:**

void

**Description:** Enables an assertion that ensures `begintransfer` is asserted together with either `read` or `write`. Disabled when either `begintransfer` is not supported.

**Language support:** Verilog HDL

### set_enable_a_begintransfer_single_cycle()

**Prototype:**

```c
set_enable_a_begintransfer_single_cycle()
```

**Arguments:**

- **Verilog HDL:** Boolean
- **VHDL:** N.A.

**Returns:**

void

**Description:** Enables an assertion that ensures `begintransfer` is asserted for only 1 cycle and not reasserted for any single transfer, regardless of the status of the `waitrequest` signal.

**Language support:** Verilog HDL
### set_enable_a_burst_legal()

**Prototype:**

Verilog HDL: `set_enable_a_burst_legal()`

VHDL: N.A.

**Arguments:**

Verilog HDL: Boolean

VHDL: N.A.

**Returns:**

`void`

**Description:**

Enables an assertion that ensures that the total number of assertions for the `write` and `readdatavalid` is the same as the `burstcount` for any burst transfer. Disabled when burst transfers are not supported.

**Language support:**

Verilog HDL

### set_enable_a_byteenable_legal()

**Prototype:**

Verilog HDL: `set_enable_a_byteenable_legal()`

VHDL: N.A.

**Arguments:**

Verilog HDL: Boolean

VHDL: N.A.

**Returns:**

`void`

**Description:**

Enables an assertion that ensures the `byteenable` value is legal value. Disabled when `byteenable` is not supported.

For more information about legal byte enables, refer to the **Avalon Interface Specifications**.

**Language support:**

Verilog HDL

### set_enable_a_constant_during_burst()

**Prototype:**

Verilog HDL: `set_enable_a_constant_during_burst()`

VHDL: N.A.

**Returns:**

`void`

**Description:**

Enables an assertion ensuring `address`, `burstcount`, and `byteenable` are held constant in a write burst transfer. Disabled when `waitrequest` is not supported. Disabled when burst transfers are not supported.

**Language support:**

Verilog HDL

---

**Related Information**

**Avalon Interface Specifications**
### set_enable_a_constant_during_clk_disabled()

#### Prototype:

```c
set_enable_a_constant_during_clk_disabled()
```

#### Arguments:

- **Verilog HDL:** Boolean
- **VHDL:** N.A.

#### Returns:

`void`

#### Description:

Enables an assertion that ensures that all signals are held constant if `clken` is deasserted.

#### Language support:

Verilog HDL

---

### set_enable_a_constant_during_waitrequest()

#### Prototype:

```c
set_enable_a_constant_during_waitrequest()
```

#### Arguments:

- **Verilog HDL:** Boolean
- **VHDL:** N.A.

#### Returns:

`void`

#### Description:

Enables an assertion ensuring `read`, `write`, `writedata`, `address`, `burstcount`, and `byteenable` are held constant if `waitrequest` is asserted. Disabled when `waitrequest` is not supported.

#### Language support:

Verilog HDL

---

### set_enable_a_exclusive_read_write()

#### Prototype:

```c
set_enable_a_exclusive_read_write()
```

#### Arguments:

- **Verilog HDL:** Boolean
- **VHDL:** N.A.

#### Returns:

`void`

#### Description:

Enables an assertion that ensures `read` and `write` are not asserted simultaneously. Disabled when either `read` or `write` is not supported.

#### Language support:

Verilog HDL
<table>
<thead>
<tr>
<th>Function Name</th>
<th>Prototype</th>
<th>Arguments</th>
<th>Returns</th>
<th>Description</th>
<th>Language support</th>
</tr>
</thead>
<tbody>
<tr>
<td>set_enable_a_half_cycle_reset_legal()</td>
<td>set_enable_a_half_cycle_reset_legal()</td>
<td>Verilog HDL: Boolean</td>
<td>void</td>
<td>Enables an assertion that ensures reset is asserted correctly.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>set_enable_a_less_than_burstcount_max_size()</td>
<td>set_enable_a_less_than_burstcount_max_size()</td>
<td>Verilog HDL: Boolean</td>
<td>void</td>
<td>Enables an assertion that ensures burstcount size is less than or equal to the maximum burst size, 2**(AV_BURSTCOUNT_W-1). Disabled when either burst transfers are not supported or the burst size is less than 1.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>set_enable_a_less_than_maximumpendingreadtransactions()</td>
<td>set_enable_a_less_than_maximumpendingreadtransactions()</td>
<td>Verilog HDL: Boolean</td>
<td>void</td>
<td>Enables an assertion that ensures that the number of pending read transfers is less than maximumPendingReadTransactions. Disabled when either read is not supported or maximumPendingReadTransactions is less than 1.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### set_enable_a_no_readdatavalid_during_reset()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>set_enable_a_no_readdatavalid_during_reset()</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: Boolean</td>
</tr>
<tr>
<td></td>
<td>VHDL: N.A.</td>
</tr>
<tr>
<td>Returns:</td>
<td>void</td>
</tr>
<tr>
<td>Description:</td>
<td>Enables an assertion that ensures that readvalid is deasserted if reset is asserted. Disabled when readvalid is not supported.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL</td>
</tr>
</tbody>
</table>

### set_enable_a_no_read_during_reset()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>set_enable_a_no_read_during_reset()</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: Boolean</td>
</tr>
<tr>
<td></td>
<td>VHDL: N.A.</td>
</tr>
<tr>
<td>Returns:</td>
<td>void</td>
</tr>
<tr>
<td>Description:</td>
<td>Enables an assertion that ensures read is deasserted if reset is asserted. Disabled when read is not supported.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL</td>
</tr>
</tbody>
</table>

### set_enable_a_no_write_during_reset()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>set_enable_a_no_write_during_reset()</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: Boolean</td>
</tr>
<tr>
<td></td>
<td>VHDL: N.A.</td>
</tr>
<tr>
<td>Returns:</td>
<td>void</td>
</tr>
<tr>
<td>Description:</td>
<td>Enables an assertion that ensures write is deasserted if reset is asserted. Disabled when write is not supported.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL</td>
</tr>
</tbody>
</table>
### set_enable_a_readid_sequence()

**Prototype:**

```c
set_enable_a_readid_sequence()
```

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

`void`

**Description:** Enables an assertion that verifies if the `readid` sequence follows the sequence of the `transactionid`.

**Language support:** Verilog HDL

### set_enable_a_read_response_sequence()

**Prototype:**

```c
set_enable_a_read_response_sequence()
```

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

`void`

**Description:** Enables an assertion that ensures `readdatavalid` is asserted while `read` is asserted for the same read transfer.

**Language support:** Verilog HDL

### set_enable_a_read_response_timeout()

**Prototype:**

```c
set_enable_a_read_response_timeout()
```

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

`void`

**Description:** Enables an assertion that ensures `readdatavalid` is asserted within maximum allowed timeout period. Disabled when either `readdatavalid` is not supported or the maximum allowed timeout period is less than 1.

**Language support:** Verilog HDL
### set_enable_a_register_incoming_signals()

**Prototype:**
```
set_enable_a_register_incoming_signals()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
`void`

**Description:** Enables an assertion that ensures `waitrequest` is asserted at all times and deasserts a single clock cycle after a read or write transaction.

**Language support:** Verilog HDL

### set_enable_a_waitrequest_during_reset()

**Prototype:**
```
set_enable_a_waitrequest_during_resetl()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
`void`

**Description:** Enables an assertion that ensures that `waitrequest` is asserted if `reset` is asserted. Disabled when `waitrequest` is not supported.

**Language support:** Verilog HDL

### set_enable_a_waitrequest_timeout()

**Prototype:**
```
set_enable_a_waitrequest_timeout()```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
`void`

**Description:** Enables an assertion that ensures `waitrequest` is not asserted continuously for more than maximum allowed timeout period. Disabled when either `waitrequest` is not supported or the maximum timeout period is less than 1.

**Language support:** Verilog HDL
set_enable_a_write_burst_timeout()

Prototype: set_enable_a_write_burst_timeout()

Arguments: Verilog HDL: Boolean
VHDL: N.A.

Returns: void

Description: Enables an assertion that ensures that the write burst transfer is completed within maximum allowed timeout period. Disabled when write burst transfers are not supported or the write burst timeout period is less than 1 cycle.

Language support: Verilog HDL

set_enable_a_writeid_sequence()

Prototype: set_enable_a_writeid_sequence()

Arguments: Verilog HDL: Boolean
VHDL: N.A.

Returns: void

Description: Enables an assertion that verifies if the writeid sequence follows the sequence of the transactionid.

Language support: Verilog HDL

Coverage Group

Coverage group ensures that the verification suite tests all expected functionality of the interface. For example, the cover_b2b_read_write method ensures that the verification suite includes a test for sequential read and write commands. The Avalon-MM Monitor includes 30 coverage groups. By default all coverage groups are enabled. However, depending on the parameterization of the Avalon-MM interface, some coverage groups are automatically disabled. For example, if the interface does not allow burst transfers, the coverage groups that test burst transfers are automatically disabled. The names of all methods that enable coverage functionality begin with set_enable_c.

To generate the coverage report when using the Synopsys VCS simulator, use the following command:

    urg -dir simv.vdb

To generate the coverage report when using the ModelSim-Altera software, use the following command:

    run -all
    coverage report -details -file report.rpt
### set_enable_c_b2b_read_read()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>set_enable_c_b2b_read_read()</th>
</tr>
</thead>
</table>
| Arguments: | Verilog HDL: Boolean  
VHDL: N.A. |
| Returns:   | void                        |
| Description: | Enables a coverage group to test back-to-back read transfers. This method is disabled when reads are not supported. |
| Language support: | Verilog HDL |

### set_enable_c_b2b_read_write()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>set_enable_c_b2b_read_write()</th>
</tr>
</thead>
</table>
| Arguments: | Verilog HDL: Boolean  
VHDL: N.A. |
| Returns:   | void                        |
| Description: | Enables a coverage group to test a read transfer immediately followed by a write transfer. This method is disabled when reads or writes are not supported. |
| Language support: | Verilog HDL |

### set_enable_c_b2b_write_read()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>set_enable_c_b2b_write_read()</th>
</tr>
</thead>
</table>
| Arguments: | Verilog HDL: Boolean  
VHDL: N.A. |
<p>| Returns:   | void                        |
| Description: | Enables a coverage group to test a write transfer immediately followed by a read. This method is disabled if either reads or writes are not supported. |
| Language support: | Verilog HDL |</p>
<table>
<thead>
<tr>
<th>Function</th>
<th>Prototype</th>
<th>Arguments</th>
<th>Returns</th>
<th>Description</th>
<th>Language support</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>set_enable_c_b2b_write_write()</code></td>
<td><code>set_enable_c_b2b_write_write()</code></td>
<td>Verilog HDL: Boolean</td>
<td>void</td>
<td>Enables a coverage group to test back-to-back write transfers. This method is disabled if writes are not supported.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Description: Enables a coverage group to test continuous read transfers from 2 cycles until AV_MAX_CONTINUOUS_READ. Continuous read cycles of more than AV_MAX_CONTINUOUS_READ goes to another bin.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Language support: Verilog HDL</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><code>set_enable_c_continuous_read()</code></td>
<td><code>set_enable_c_continuous_read()</code></td>
<td>Verilog HDL: Boolean</td>
<td>void</td>
<td>Enables a coverage group to test continuous read transfers from 2 cycles until AV_MAX_CONTINUOUS_READ. Continuous read cycles of more than AV_MAX_CONTINUOUS_READ goes to another bin.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Description: Enables a coverage group to test continuous read transfers from 2 cycles until AV_MAX_CONTINUOUS_READ. Continuous read cycles of more than AV_MAX_CONTINUOUS_READ goes to another bin.</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Language support: Verilog HDL</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### set_enable_c_continuous_waitrequest()

**Prototype:**

Verilog HDL: `set_enable_c_continuous_waitrequest()`

**Arguments:**

Verilog HDL: Boolean

VHDL: N.A.

**Returns:**

void

**Description:** Enables a coverage group to test continuous `waitrequest` transfers from 2 cycles until `AV_MAX_CONTINUOUS_WAITREQUEST`. Continuous read cycles of more than `AV_MAX_CONTINUOUS_WAITREQUEST` goes to another bin.

**Language support:** Verilog HDL

---

### set_enable_c_continuous_waitrequest_from_idle_to_read()

**Prototype:**

Verilog HDL: `set_enable_c_continuous_waitrequest_from_idle_to_read()`

**Arguments:**

Verilog HDL: Boolean

VHDL: N.A.

**Returns:**

void

**Description:** Enables a coverage group to test `waitrequest` transfers from their idle state until a `waitrequest` read.

**Language support:** Verilog HDL

---

### set_enable_c_continuous_waitrequest_from_idle_to_write()

**Prototype:**

Verilog HDL: `set_enable_c_continuous_waitrequest_from_idle_to_write()`

**Arguments:**

Verilog HDL: Boolean

VHDL: N.A.

**Returns:**

void

**Description:** Enables a coverage group to test `waitrequest` transfers from their idle state until a `waitrequest` write.

**Language support:** Verilog HDL

---
### set_enable_c_continuous_write()

**Prototype:**

```
set_enable_c_continuous_write()
```

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

`void`

**Description:**

Enables a coverage group to test continuous write transfers from 2 cycles until `AV_MAX_CONTINUOUS_WRITE`. Continuous write cycles of more than `AV_MAX_CONTINUOUS_WRITE` go to another bin.

**Language support:**

Verilog HDL

---

### set_enable_c_idle_before_transaction()

**Prototype:**

```
set_enable_c_idle_before_transaction()
```

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

`void`

**Description:**

Enables a coverage group to count idle cycles before read or write transactions.

**Language support:**

Verilog HDL
### set_enable_c_idle_in_read_response()

**Prototype:**

```
set_enable_c_idle_in_read_response()
```

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

void

**Description:** Enables a coverage group to count idle cycles during a read burst response. This method is disabled if reads or `readdatavalids` are not supported.

**Language support:** Verilog HDL

### set_enable_c_idle_in_write_burst()

**Prototype:**

```
set_enable_c_idle_in_write_burst()
```

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

void

**Description:** Enables a coverage group to count idle cycles during a write burst transaction. This method is disabled if writes are not supported.

**Language support:** Verilog HDL

### set_enable_c_pending_read()

**Prototype:**

```
set_enable_c_pending_read()
```

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

void

**Description:** Enables a coverage group to test pending read support. It covers all values for up to the maximum number of pending reads. This method is disabled when either reads or pipelined reads are not supported.

**Language support:** Verilog HDL
### set_enable_c_read()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>set_enable_c_read()</th>
</tr>
</thead>
</table>
| Arguments: | Verilog HDL: Boolean  
VHDL: N.A. |
| Returns:   | void |
| Description: | Enables a coverage group to test read transfers. This method is disabled when reads are not supported. |
| Language support: | Verilog HDL |

### set_enable_c_read_after_reset()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>set_enable_c_read_after_reset()</th>
</tr>
</thead>
</table>
| Arguments: | Verilog HDL: Boolean  
VHDL: N.A. |
| Returns:   | void |
| Description: | Enables a coverage group to test read transfers after reset. |
| Language support: | Verilog HDL |

### set_enable_c_read_burstcount()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>set_enable_c_read_burstcount()</th>
</tr>
</thead>
</table>
| Arguments: | Verilog HDL: Boolean  
VHDL: N.A. |
| Returns:   | void |
| Description: | Enables a coverage group tests different sizes of `burstcount` during read burst transfers. Tests all possible values of `burstcount`. Disabled when either burst transfers or reads are not supported, or the maximum burst is less than 1. |
| Language support: | Verilog HDL |
### set_enable_c_read_byteenable()

**Prototype:**
```
set_enable_c_read_byteenable()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
- void

**Description:**
Enables a coverage group to ensure all legal values of the byteenable signal are asserted during read transfers. It is disabled when either byteenable or read is not supported.

**Language support:**
- Verilog HDL

### set_enable_c_read_latency()

**Prototype:**
```
set_enable_c_read_latency()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
- void

**Description:**
Enables a coverage group to test all values of the read latency parameter. This method is disabled if read or readdatavalids are not supported, or if the maximum read latency is less than 1.

**Language support:**
- Verilog HDL

### set_enable_c_read_response()

**Prototype:**
```
set_enable_c_read_response()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
- void

**Description:**
Enables a coverage group to test each bit of the valid readresponse that represent different status.

**Language support:**
- Verilog HDL
<table>
<thead>
<tr>
<th>Method</th>
<th>Prototype</th>
<th>Arguments</th>
<th>Returns</th>
<th>Description</th>
<th>Language support</th>
</tr>
</thead>
<tbody>
<tr>
<td>set_enable_c_waitrequest_in_write_burst()</td>
<td>set_enable_c_waitrequest_in_write_burst()</td>
<td>Verilog HDL: Boolean VHDL: N.A.</td>
<td>void</td>
<td>Enables a coverage group to test the values of the <code>waitrequest</code> parameter during write burst transfers.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td>set_enable_c_waitrequested_read()</td>
<td>set_enable_c_waitrequested_read()</td>
<td>Verilog HDL: Boolean VHDL: N.A.</td>
<td>void</td>
<td>Enables a coverage group to test all values of the wait request timeout parameter during read transfers. This method is disabled if <code>read</code> or <code>waitrequest</code> are not supported or the <code>waitrequest</code> timeout period is less than 1.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td>set_enable_c_waitrequest_without_command()</td>
<td>set_enable_c_waitrequest_without_command()</td>
<td>Verilog HDL: Boolean VHDL: N.A.</td>
<td>void</td>
<td>Enables a coverage group to verify that no command is asserted between the time when <code>waitrequest</code> is asserted until <code>waitrequest</code> is deasserted.</td>
<td>Verilog HDL</td>
</tr>
</tbody>
</table>
### set_enable_c_waitrequested_write()

**Prototype:**

```
set_enable_c_waitrequested_write()
```

**Arguments:**

- **Verilog HDL:** Boolean
- **VHDL:** N.A.

**Returns:** void

**Description:** Enables a coverage group to test all values of the `waitrequest` timeout parameter. Disabled if `write` or `waitrequest` are not supported or if the `waitrequest` timeout period is less than 1.

**Language support:** Verilog HDL

### set_enable_c_write()

**Prototype:**

```
set_enable_c_write()
```

**Arguments:**

- **Verilog HDL:** Boolean
- **VHDL:** N.A.

**Returns:** void

**Description:** Enables a coverage group to test write transfers. This method is disabled when writes are not supported.

**Language support:** Verilog HDL

### set_enable_c_write_with_and_without_writeresponserequest()

**Prototype:**

```
set_enable_c_write_with_and_without_writeresponserequest()
```

**Arguments:**

- **Verilog HDL:** Boolean
- **VHDL:** N.A.

**Returns:** void

**Description:** Enables a coverage group to test write transactions with or without `writeresponserequest`.

**Language support:** Verilog HDL
### set_enable_c_write_after_reset()

**Prototype:**

set_enable_c_write_after_reset()

**Arguments:**

| Verilog HDL: Boolean | VHDL: N.A. |

**Returns:**

void

**Description:** Enables a coverage group to test write transfers after reset.

**Language support:** Verilog HDL

### set_enable_c_write_burstcount()

**Prototype:**

set_enable_c_write_burstcount()

**Arguments:**

| Verilog HDL: Boolean | VHDL: N.A. |

**Returns:**

void

**Description:** Enables a coverage group to test different sizes of burstcount during write burst transfers. It tests all possible values of burstcount. Disabled when either burst transfers or writes are not supported, or the maximum burst is less than 1.

**Language support:** Verilog HDL

### set_enable_c_write_byteenable()

**Prototype:**

set_enable_c_write_byteenable()

**Arguments:**

| Verilog HDL: Boolean | VHDL: N.A. |

**Returns:**

void

**Description:** Enables a coverage group ensuring all legal values of the byteenable signal are asserted during write transfers. It is disabled when either byteenable or write is not supported.

**Language support:** Verilog HDL
### set_enable_c_write_response()

**Prototype:**

Verilog HDL: Boolean  
VHDL: N.A.

**Arguments:**

void

**Returns:**

void

**Description:**

Enables a coverage group to test each bit of the valid writeresponse that represent different status.

**Language support:**

Verilog HDL

### Transaction Monitoring

The transaction collector module monitors transactions. The transaction collector performs the following functions:

- Collects the transactions
- Encapsulates transactions into descriptors
- Inserts the transactions into a queue.

The API provides functions to query the transactions in the queue and disposes them as they are processed. By default the transaction collector module is disabled. You must define the `ENABLE_ALTERA_AVALON_TRANSACTION_RECORDING` Verilog macro to enable this feature. This macro is required to ensure backward compatibility and to avoid breaking existing test cases.

### event_transaction_fifo_threshold()

**Prototype:**

Verilog HDL: N.A.  
VHDL: bfm_id

**Arguments:**

void

**Returns:**

void

**Description:**

Notifies the testbench that the transaction FIFO threshold level was exceeded.

**Language support:**

VHDL

### event_transaction_fifo_overflow()

**Prototype:**

Verilog HDL: N.A.  
VHDL: bfm_id

**Arguments:**

void

**Returns:**

void

**Description:**

Notifies the testbench that the transaction FIFO is full and further transactions will be dropped.

**Language support:**

VHDL
<table>
<thead>
<tr>
<th>Function Name</th>
<th>Prototype</th>
<th>Arguments</th>
<th>Returns</th>
<th>Description</th>
<th>Language support</th>
</tr>
</thead>
<tbody>
<tr>
<td>event_command_received()</td>
<td>event_command_received()</td>
<td>Verilog HDL: N.A.</td>
<td>void</td>
<td>Notifies the testbench that a command was received.</td>
<td>VHDL</td>
</tr>
<tr>
<td>event_read_response_complete()</td>
<td>event_read_response_complete()</td>
<td>Verilog HDL: N.A.</td>
<td>void</td>
<td>Notifies the testbench that a read response was received.</td>
<td>VHDL</td>
</tr>
<tr>
<td>event_write_response_complete()</td>
<td>event_write_response_complete()</td>
<td>Verilog HDL: N.A.</td>
<td>void</td>
<td>Notifies the testbench that a write response was received.</td>
<td>VHDL</td>
</tr>
<tr>
<td>event_response_complete()</td>
<td>event_response_complete()</td>
<td>Verilog HDL: N.A.</td>
<td>void</td>
<td>Notifies the testbench that a read/write response was received.</td>
<td>VHDL</td>
</tr>
</tbody>
</table>
### get_clken()

**Prototype:**

```
logic get_clken()
```

**Arguments:**

Verilog HDL: None  
VHDL: `clken, bfm_id, req_if(bfm_id)`

**Returns:**

```
logic
```

**Description:**

Returns the clock enable signal status.

**Language support:**

Verilog HDL, VHDL

---

### get_version()

**Prototype:**

```
string get_version()
```

**Arguments:**

Verilog HDL: None  
VHDL: N.A.

**Returns:**

```
String
```

**Description:**

Returns BFM version as a string of three integers separated by periods. For example, version 10.1 sp1 is encoded as "10.1.1".

**Language support:**

Verilog HDL

---

### get_command_address()

**Prototype:**

```
bit [AV_ADDRESS_W-1:0] get_command_address()
```

**Arguments:**

Verilog HDL: None  
VHDL: `command_address, bfm_id, req_if(bfm_id)`

**Returns:**

```
bit [AV_ADDRESS_W-1:0]
```

**Description:**

Queries the received command descriptor for the transaction address.

**Language support:**

Verilog HDL, VHDL

---

### get_command_arbiterlock()

**Prototype:**

```
bit get_command_arbiterlock()
```

**Arguments:**

Verilog HDL: None  
VHDL: `command_arbiterlock, bfm_id, req_if(bfm_id)`

**Returns:**

```
bit
```

**Description:**

Queries the received command descriptor for the transaction arbiterlock.

**Language support:**

Verilog HDL, VHDL
### get_command_burst_count()

**Prototype:**

```
[AV_BURSTCOUNT_W-1:0] get_command_burst_count()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `command_burst_count, bfm_id, req_if(bfm_id)`

**Returns:**

```
[AV_BURSTCOUNT_W-1:0]
```

**Description:**
Queries the received command descriptor for the transaction burst count.

**Language support:**
Verilog HDL, VHDL

### get_command_burst_cycle()

**Prototype:**

```
int get_command_burst_cycle()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `command_burst_cycle, bfm_id, req_if(bfm_id)`

**Returns:**

Int

**Description:**

The slave BFM receives and processes write burst commands as a discrete sequence. The number of commands corresponds to the burst count. A separate command descriptor is constructed for each write burst cycle, corresponding to a partially completed burst. This method returns a burst cycle field specifying the burst cycle that was active when this descriptor was constructed. This facility enables the testbench to query partially completed write burst operations. The testbench can query the write data word on each burst cycle as it arrives. The testbench can begin to process it immediately. The testbench does not have to wait until the entire burst has been received. Consequently, it is possible to perform pipelined write burst processing in the testbench.

**Language support:**
Verilog HDL, VHDL

### get_command_byte_enable()

**Prototype:**

```
bit [AV_NUMSYMBOLS-1:0] get_command_byte_enable (int index)
```

**Arguments:**

- Verilog HDL: `index`
- VHDL: `command_byte_enable, index, bfm_id, req_if(bfm_id)`

**Returns:**

```
bit[AV_NUMSYMBOLS-1:0]
```

**Description:**
Queries the received command descriptor for the transaction byte enable. For burst commands with burst count greater than 1, the index selects the data cycle.

**Language support:**
Verilog HDL, VHDL
### get_command_data()

**Prototype:**
```plaintext
bit [AV_DATA_W-1:0] get_command_data(int index)
```

**Arguments:**
- Verilog HDL: `index`
- VHDL: `command_data, index, bfm_id, req_if(bfm_id)`

**Returns:**
- `bit[AV_DATA_W-1:0]`

**Description:**
Queries the received command descriptor for the transaction write data. For burst commands with burst count greater than 1, the index selects the write data cycle.

**Language support:**
Verilog HDL, VHDL

### get_command_debugaccess()

**Prototype:**
```plaintext
bit get_command_debugaccess()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `command_debugaccess, bfm_id, req_if(bfm_id)`

**Returns:**
- `bit`

**Description:**
Queries the received command descriptor for the transaction debug access.

**Language support:**
Verilog HDL, VHDL

### get_command_issued_queue_size()

**Prototype:**
```plaintext
int get_command_issued_queue_size()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `command_issued_queue_size, bfm_id, req_if(bfm_id)`

**Returns:**
- `int`

**Description:**
Queries the command issued queue to determine number of pending commands.

**Language support:**
Verilog HDL, VHDL
### get_command_queue_size()

**Prototype:**

```c
int get_command_queue_size()
```

**Arguments:**

- **Verilog HDL:** None
- **VHDL:** `command_queue_size, bfm_id, req_if(bfm_id)`

**Returns:**

```c
int
```

**Description:**

Queries the command queue to determine number of pending commands.

**Language support:**

Verilog HDL, VHDL

### get_command_lock()

**Prototype:**

```c
bit get_command_lock()
```

**Arguments:**

- **Verilog HDL:** None
- **VHDL:** `command_lock, bfm_id, req_if(bfm_id)`

**Returns:**

```c
bit
```

**Description:**

Queries the received command descriptor for the transaction lock.

**Language support:**

Verilog HDL, VHDL

### get_command_request()

**Prototype:**

```c
Request_t get_command_request()
```

**Arguments:**

- **Verilog HDL:** None
- **VHDL:** `command_request, bfm_id, req_if(bfm_id)`

**Returns:**

```c
Request_t (enumerated type)
```

**Description:**

Gets the received command descriptor to determine command request type. A command type may be `REQ_READ` or `REQ_WRITE`. These type values are defined in the enumerated type called `Request_t`, which is imported with the package named `altera_avalon_mm_pkg`.

**Language support:**

Verilog HDL, VHDL
### `get_command_transaction_id()`

**Prototype:**
```c
AvalonTransactionId_t get_command_transaction_id()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `command_transaction_id`, `bfm_id`, `req_if(bfm_id)`

**Returns:**
- `AvalonTransactionId_t`

**Description:**
Queries the received command descriptor for the transaction ID.

**Language support:**
Verilog HDL, VHDL

### `get_command_write_response_request()`

**Prototype:**
```c
AvalonTransactionId_t get_command_write_response_request()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `command_write_response_request`, `bfm_id`, `req_if(bfm_id)`

**Returns:**
- `AvalonTransactionId_t`

**Description:**
Queries the received command descriptor for the `write_response_request` field value. A value of 1 indicates that the master has requested for a write response.

**Language support:**
Verilog HDL, VHDL

### `get_read_response_queue_size()`

**Prototype:**
```c
int get_read_response_queue_size()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `read_response_queue_size`, `bfm_id`, `req_if(bfm_id)`

**Returns:**
- `int`

**Description:**
Queries the read response queue to determine number of response descriptors currently stored in the BFM. This is the number of responses the test program can immediately remove from the response queue for further processing.

**Language support:**
Verilog HDL, VHDL
### get_response_address()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>bit [AV_ADDRESS_W-1:0] get_response_address()</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: None VHDL: response_address, bfm_id, req_if(bfm_id)</td>
</tr>
<tr>
<td>Returns:</td>
<td>bit[AV_ADDRESS_W-1:0]</td>
</tr>
<tr>
<td>Description:</td>
<td>Returns the transaction address in the response descriptor that has been removed from the response queue.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL, VHDL</td>
</tr>
</tbody>
</table>

### get_response_byte_enable()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>bit [AV_NUMSYMBOLS-1:0] get_response_byte_enable(int index)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: index VHDL: response_byte_enable, index, bfm_id, req_if(bfm_id)</td>
</tr>
<tr>
<td>Returns:</td>
<td>bit[AV_NUMSYMBOLS-1:0]</td>
</tr>
<tr>
<td>Description:</td>
<td>Returns the value of the byte enables in the response descriptor that has been removed from the response queue. Each cycle of a burst response is addressed individually by the specified index.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL, VHDL</td>
</tr>
</tbody>
</table>

### get_response_burst_size()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>bit [AV_BURSTCOUNT_W-1:0] get_response_burst_size()</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: None VHDL: response_burst_size, bfm_id, req_if(bfm_id)</td>
</tr>
<tr>
<td>Returns:</td>
<td>bit[AV_BURSTCOUNT_W-1:0]</td>
</tr>
<tr>
<td>Description:</td>
<td>Returns the size of the response transaction burst count in the response descriptor that has been removed from the response queue.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL, VHDL</td>
</tr>
</tbody>
</table>
### get_response_data()

**Prototype:**

```c
bit [AV_DATA_W-1:0] get_response_data(int index)
```

**Arguments:**

- Verilog HDL: `index`
- VHDL: `response_data, index, bfm_id, req_if(bfm_id)`

**Returns:**

```c
bit[AV_DATA_W-1:0]
```

**Description:**

Returns the transaction read data in the response descriptor that was removed from the response queue. Each cycle in a burst response is addressed individually by the specified index. In the case of read responses, the data is the data captured on the `avm_readdata` interface pin. In the case of write responses, the data on the driven `avm_writedata` pin is captured and reflected here.

**Language support:**

Verilog HDL, VHDL

### get_response_latency()

**Prototype:**

```c
int get_response_latency(int index)
```

**Arguments:**

- Verilog HDL: `index`
- VHDL: `response_latency, index, bfm_id, req_if(bfm_id)`

**Returns:**

`int`

**Description:**

Returns the transaction read latency in the response descriptor that has been removed from the response queue. Each cycle in a burst read has its own latency entry.

**Language support:**

Verilog HDL, VHDL

### get_response_queue_size()

**Prototype:**

```c
int get_response_queue_size()
```

**Arguments:**

- Verilog HDL: `None`
- VHDL: `response_queue_size, bfm_id, req_if(bfm_id)`

**Returns:**

`automatic int`

**Description:**

Queries the response queue to determine number of response descriptors currently stored in the BFM. This is the number of responses the test program can immediately remove from the response queue for further processing.

**Language support:**

Verilog HDL, VHDL
### get_response_read_id()

**Prototype:**

```
AvalonTransactionId_t get_response_read_id()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `response_read_id, bfm_id, req_if(bfm_id)`

**Returns:**
```
AvalonTransactionId_t
```

**Description:**
Returns the read id of the transaction in the response descriptor that has been removed from the response queue.

**Language support:**
Verilog HDL, VHDL

### get_response_read_response()

**Prototype:**

```
AvalonReadResponse_t get_response_read_response(int index)
```

**Arguments:**
- Verilog HDL: `int index`
- VHDL: `response_read_response, int index, bfm_id, req_if(bfm_id)`

**Returns:**
```
AvalonReadResponse_t
```

**Description:**
Returns the transaction read status in the response descriptor that has been removed from the response queue.

**Language support:**
Verilog HDL, VHDL

### get_response_request()

**Prototype:**

```
Request_t get_response_request()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `response_request, bfm_id, req_if(bfm_id)`

**Returns:**
```
Request_t
```

**Description:**
Returns the transaction command type in the response descriptor that has been removed from the response queue.

**Language support:**
Verilog HDL, VHDL
### get_response_wait_time()

**Prototype:**

<table>
<thead>
<tr>
<th>Verilog HDL</th>
<th>VHDL</th>
</tr>
</thead>
<tbody>
<tr>
<td>int get_response_wait_time(int index)</td>
<td>response_wait_time, index, bfm_id, req_if(bfm_id)</td>
</tr>
</tbody>
</table>

**Arguments:**

- Verilog HDL: index
- VHDL: response_wait_time, index, bfm_id, req_if(bfm_id)

**Returns:**

- int

**Description:**

Returns the wait latency for transaction in the response descriptor that has been removed from the response queue. Each cycle in a burst has its own wait latency entry.

**Language support:**

- Verilog HDL, VHDL

### get_response_write_id()

**Prototype:**

<table>
<thead>
<tr>
<th>Verilog HDL</th>
<th>VHDL</th>
</tr>
</thead>
<tbody>
<tr>
<td>AvalonTransactionId_t get_response_write_id()</td>
<td>response_write_id, bfm_id, req_if(bfm_id)</td>
</tr>
</tbody>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: response_write_id, bfm_id, req_if(bfm_id)

**Returns:**

- AvalonTransactionId_t

**Description:**

Returns the write id of the transaction in the response descriptor that has been removed from the response queue.

**Language support:**

- Verilog HDL, VHDL

### get_response_write_response()

**Prototype:**

<table>
<thead>
<tr>
<th>Verilog HDL</th>
<th>VHDL</th>
</tr>
</thead>
<tbody>
<tr>
<td>AvalonWriteResponse_t get_response_write_response(int index)</td>
<td>response_write_response, index, bfm_id, req_if(bfm_id)</td>
</tr>
</tbody>
</table>

**Arguments:**

- Verilog HDL: index
- VHDL: response_write_response, index, bfm_id, req_if(bfm_id)

**Returns:**

- AvalonWriteResponse_t

**Description:**

Returns the transaction write status in the response descriptor that has been removed from the response queue.

**Language support:**

- Verilog HDL, VHDL
### get_transaction_fifo_max()

**Prototype:**
```
int get_transaction_fifo_max()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `transaction_fifo_max`, `bfm_id`, `req_if(bfm_id)`

**Returns:**
```
int
```

**Description:**
Gets the maximum transaction FIFO depth.

**Language support:**
Verilog HDL, VHDL

### get_transaction_fifo_threshold()

**Prototype:**
```
int get_transaction_fifo_threshold()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `transaction_fifo_threshold`, `bfm_id`, `req_if(bfm_id)`

**Returns:**
```
int
```

**Description:**
Gets the transaction FIFO threshold level.

**Language support:**
Verilog HDL, VHDL

### get_write_response_queue_size()

**Prototype:**
```
int get_write_response_queue_size()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `write_response_queue_size`, `bfm_id`, `req_if(bfm_id)`

**Returns:**
```
int
```

**Description:**
Queries the write response queue to determine number of response descriptors currently stored in the BFM. This is the number of responses the test program can immediately remove from the response queue for further processing.

**Language support:**
Verilog HDL, VHDL
### init()

**Prototype:**

```
init()
```

**Arguments:**

Verilog HDL: None  
VHDL: `bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**

Initializes the counters and clears the queue.

**Language support:**

Verilog HDL, VHDL

---

### pop_command()

**Prototype:**

```
pop_command()
```

**Arguments:**

Verilog HDL: None  
VHDL: `bfm_id, req_if(bfm_id)`

**Returns:**

`Void`

**Description:**

Removes the command descriptor from the queue so that the testbench can query it with the `get_command` methods.

**Language support:**

Verilog HDL, VHDL

---

### pop_response()

**Prototype:**

```
void pop_response()
```

**Arguments:**

Verilog HDL: None  
VHDL: `bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**

Removes the transaction descriptor from the queue so that the testbench can query it with the `get_command` methods. Sequence counter is initialized to 1.

**Language support:**

Verilog HDL, VHDL
### set_command_transaction_mode()

**Prototype:**

<table>
<thead>
<tr>
<th></th>
<th>Verilog HDL: int mode</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>VHDL: int mode, bfm_id, req_if(bfm_id)</td>
</tr>
</tbody>
</table>

**Arguments:**

Verilog HDL: int mode

VHDL: int mode, bfm_id, req_if(bfm_id)

**Returns:**

void

**Description:**

By default, write burst commands are consolidated into a single command transaction containing the write data for all burst cycles in that command. This mode is set when the mode argument equals 0. When the mode argument is set to 1, the default is overridden. Write burst commands yield one command transaction per burst cycle.

**Language support:**

Verilog HDL, VHDL

---

### set_transaction_fifo_max()

**Prototype:**

<table>
<thead>
<tr>
<th></th>
<th>set_transaction_fifo_max()</th>
</tr>
</thead>
</table>

**Arguments:**

Verilog HDL: int level

VHDL: int level, bfm_id, req_if(bfm_id)

**Returns:**

void

**Description:**

Sets the maximum transaction level of the FIFO. The event `signal_transaction_fifo_max` is triggered when this level is exceeded.

**Language support:**

Verilog HDL, VHDL

---

### set_transaction_fifo_threshold()

**Prototype:**

<table>
<thead>
<tr>
<th></th>
<th>set_transaction_fifo_threshold()</th>
</tr>
</thead>
</table>

**Arguments:**

Verilog HDL: int level

VHDL: int level, bfm_id, req_if(bfm_id)

**Returns:**

void

**Description:**

Sets the threshold alert level of the FIFO. The event `signal_transaction_fifo_threshold` is triggered when this level is exceeded.

**Language support:**

Verilog HDL, VHDL
<table>
<thead>
<tr>
<th>signal_command_received</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Prototype:</strong></td>
</tr>
</tbody>
</table>
| **Arguments:** | Verilog HDL: None  
VHDL: N.A. |
| **Returns:** | void |
| **Description:** | Notifies the testbench that a command was detected on the Avalon port. When this event is received, the testbench responds with a `set_interface_wait_time` call. This call dynamically backpressures the driving Avalon master. |
| **Language support:** | Verilog HDL |

<table>
<thead>
<tr>
<th>signal_fatal_error</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Prototype:</strong></td>
</tr>
</tbody>
</table>
| **Arguments:** | Verilog HDL: None  
VHDL: N.A. |
| **Returns:** | void |
| **Description:** | Notifies the testbench that a fatal error has occurred in this module. |
| **Language support:** | Verilog HDL |

<table>
<thead>
<tr>
<th>signal_read_response_complete</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Prototype:</strong></td>
</tr>
</tbody>
</table>
| **Arguments:** | Verilog HDL: None  
VHDL: N.A. |
<p>| <strong>Returns:</strong> | void |
| <strong>Description:</strong> | Notifies the testbench that the read response has been received and inserted into the response queue. |
| <strong>Language support:</strong> | Verilog HDL |</p>
<table>
<thead>
<tr>
<th>Function</th>
<th>Prototype</th>
<th>Arguments</th>
<th>Returns</th>
<th>Description</th>
<th>Language support</th>
</tr>
</thead>
</table>
| signal_response_complete | signal_response_complete | Verilog HDL: None
VHDL: N.A. | void | Triggers when either signal_read_response_complete or signal_write_response_complete is triggered. Indicates that either a read or a write response was received and inserted into the response queue. | Verilog HDL |
| signal_transaction_fifo_overflow | signal_transaction_fifo_overflow | Verilog HDL: None
VHDL: N.A. | void | Notifies the testbench that the FIFO is full and further transactions are dropped. | Verilog HDL |
| signal_transaction_fifo_threshold | signal_transaction_fifo_threshold | Verilog HDL: None
VHDL: N.A. | void | Notifies the testbench that the transaction FIFO threshold level has exceeded. | Verilog HDL |
### signal_write_response_complete

<table>
<thead>
<tr>
<th>Prototype</th>
<th>signal_write_response_complete</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: None</td>
</tr>
<tr>
<td></td>
<td>VHDL: N.A.</td>
</tr>
<tr>
<td>Returns:</td>
<td>void</td>
</tr>
<tr>
<td>Description:</td>
<td>Notifies the testbench that the write response has been received and inserted into the response queue.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL</td>
</tr>
</tbody>
</table>
The Avalon-ST Source BFM implements the Avalon-ST interface protocol. The Avalon-ST protocol is point-to-point, packet oriented, and drives unidirectional data. This BFM component includes a procedural interface to control signals on the Avalon-ST interface, including: ready, start of packet, and end of packet.

The following figure shows the top-level modules for a testbench. This testbench uses an Avalon-ST Source BFM to verify an Avalon-ST sink component. In addition to the Altera-provided Avalon-ST Source BFM component, the testbench typically includes a test program and the DUT.

**Note:** The BFMs allow illegal transactions so that you can test the error-handling functionality of your DUT. Consequently, you cannot rely on the BFMs to guarantee protocol compliance. The Avalon Monitor components verify protocol compliance.

**Figure 8-1: Top-Level Module to Verify an Avalon-ST Sink Device**

![Figure 8-1: Top-Level Module to Verify an Avalon-ST Sink Device](image)

**Related Information**

**Avalon Interface Specifications**

**Timing**

The following figure illustrates the timing for an Avalon-ST Source BFM sending data to a sink. In the first instance the sink is not ready when the source has data. In the second instance, the sink is ready but the source does not initially have valid data.

**Note:** The Avalon-ST BFM behaves differently depending on whether the sink’s `READY_LATENCY = 0` or `READY_LATENCY > 0`. When the ready latency is 0, the source BFM holds its current transaction until the sink is ready. When the ready latency is greater than 0, the BFM drives idles until the sink is ready. Then, it drives the transaction.
The following figure illustrates the timing when \texttt{READY\_LATENCY} = 0.

![Figure 8-2: Avalon-ST Source Sending Data to a Sink](image)

### Table 8-1: Key to Annotations

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_{idle}$</td>
<td>The idle time before a transactions. This time is set by the command \texttt{set_transaction_idles}.</td>
</tr>
<tr>
<td>$T_{rl_1}$</td>
<td>The response latency for the first source to sink transaction, which is 3 cycles. The source gets this time using the \texttt{get_response_latency} command.</td>
</tr>
<tr>
<td>$S_{src_dr}$</td>
<td>Signals that the source is driving valid data. The event name is \texttt{signal_src_driving_transaction}.</td>
</tr>
<tr>
<td>$S_{src_rdy}$</td>
<td>Signals the source has received the assertion of \texttt{ready} from the sink. The event name is \texttt{signal_src_ready}.</td>
</tr>
<tr>
<td>$S_{tc}$</td>
<td>Signals the first transaction is complete. The event name is \texttt{signal_src_transaction_complete}.</td>
</tr>
<tr>
<td>$S_{src_\sim\rdy}$</td>
<td>Signals the source has received the deassertion of \texttt{ready} from the sink. The event name is \texttt{signal_src_not_ready}.</td>
</tr>
</tbody>
</table>

### Block Diagram

The following figure provides a block diagram of the Avalon-ST Source BFM. The BFM includes the following six major blocks:

- Avalon-ST Source API—Provides methods to create Avalon-ST transactions and query the state of all queues.
- Transaction Descriptor—Accumulates the fields of an Avalon-ST command and inserts completed commands onto the pending command queue.
- Avalon-ST Physical Driver—Issues transfers and holds each transfer until \texttt{ready} is asserted.
- Physical Bus Monitor—Monitors the physical layer and reports on the status of the ready signal to the Physical Bus Driver and the Public Events module.
- Public Events—Signals the events described in the API.
- **Response Descriptor**—Collects information about completed transactions.

**Figure 8-3: Block Diagram of the Avalon-ST Source BFM**

---

**Parameters**

The Avalon-ST Source BFM supports all the of the signals defined for the Avalon-ST source interface. The following table lists the parameters to customize the Avalon-ST Source interface.

**Table 8-2: Parameters for the Avalon-ST Source BFM**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Port Enables</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Include the signals to support packets</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes the <code>startofpacket</code>, <code>endofpacket</code>, and <code>empty</code> signals.</td>
</tr>
<tr>
<td>Use the channel port</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a <code>channel</code> pin or pins.</td>
</tr>
<tr>
<td>Use the error port</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes an <code>error</code> pin or pins.</td>
</tr>
<tr>
<td>Use the ready port</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a <code>ready</code> pin.</td>
</tr>
<tr>
<td>Use the valid port</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a <code>valid</code> pin.</td>
</tr>
<tr>
<td>Use the empty port</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes <code>empty</code> pins.</td>
</tr>
<tr>
<td>Parameter</td>
<td>Default Value</td>
<td>Legal Values</td>
<td>Description</td>
</tr>
<tr>
<td>---------------------------</td>
<td>---------------</td>
<td>--------------</td>
<td>-------------</td>
</tr>
<tr>
<td><strong>Port Widths</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Symbol Width</td>
<td>8</td>
<td>1–1024</td>
<td>Data symbol width in bits. The symbol width should be 8 for byte-oriented interfaces.</td>
</tr>
<tr>
<td>Number of symbols</td>
<td>4</td>
<td>1–1024</td>
<td>Specifies the number of symbols that are transferred per beat.</td>
</tr>
<tr>
<td>Width of the channel port</td>
<td>1</td>
<td>1–32</td>
<td>Specifies the width of the channel signal.</td>
</tr>
<tr>
<td>Width of the error port</td>
<td>1</td>
<td>1–1024</td>
<td>Specifies the width of the error signal.</td>
</tr>
<tr>
<td>Width of the empty port</td>
<td>1</td>
<td>1–1024</td>
<td>Specifies the width of the empty signal.</td>
</tr>
<tr>
<td><strong>Timing Attributes</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ready latency</td>
<td>0</td>
<td>0–8</td>
<td>Specifies the delay between the ready and valid signals. For more information about the ready and valid signals, refer to the Avalon Interface Specification.</td>
</tr>
<tr>
<td>Number of beats per cycle</td>
<td>1</td>
<td>1–1024</td>
<td>Specifies the number of beats per cycle.</td>
</tr>
<tr>
<td><strong>Channel Attributes</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Max channel number</td>
<td>1</td>
<td>—</td>
<td>Specifies the maximum number of channels that the interface supports.</td>
</tr>
<tr>
<td><strong>Miscellaneous</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VHDL BFM ID</td>
<td>0</td>
<td>0–1023</td>
<td>For VHDL BFM only. Use this option to assign a unique number to each BFM in the testbench design.</td>
</tr>
</tbody>
</table>

Related Information

Avalon Interface Specification

**Avalon-ST Source API**

event_max_transaction_queue_size()

**Prototype:**

```
void event_max_transaction_queue_size()
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**

void

**Description:**

Notifies the testbench that the transaction queue exceeds the maximum level.

**Language support:**

VHDL
### event_min_transaction_queue_size()

**Prototype:**

| event_min_transaction_queue_size() |

**Arguments:**

- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**

void

**Description:**

Notifies the testbench that the transaction queue is below the minimum level.

**Language support:**

VHDL

### event_response_done()

**Prototype:**

| event_response_done() |

**Arguments:**

- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**

void

**Description:**

Notifies the testbench that the sink interface accepted the transaction.

**Language support:**

VHDL

### event_src_driving_transaction()

**Prototype:**

| event_src_driving_transaction() |

**Arguments:**

- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**

void

**Description:**

Notifies the testbench that a transaction was driven to the interface.

**Language support:**

VHDL

### event_src_not_ready()

**Prototype:**

| event_src_not_ready() |

**Arguments:**

- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**

void

**Description:**

Notifies the testbench that the ready signal was deasserted.

**Language support:**

VHDL
### event_src_ready()

**Prototype:**  
`event_src_ready()`

**Arguments:**
- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**
- `void`

**Description:**
Notifies the testbench that the ready signal was asserted.

**Language support:**
- VHDL

### event_src_transaction_complete()

**Prototype:**  
`event_src_transaction_complete()`

**Arguments:**
- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**
- `void`

**Description:**
Notifies the testbench that all transactions were accepted.

**Language support:**
- VHDL

### get_response_latency()

**Prototype:**  
`get_response_latency()`

**Arguments:**
- Verilog HDL: None
- VHDL: `response_latency`, `bfm_id`, `req_if(bfm_id)`

**Returns:**
- `int`

**Description:**
Returns the response latency in cycles due to back pressure for the most recently removed transaction.

**Language support:**
- Verilog HDL, VHDL
### get_response_queue_size()

**Prototype:**

<table>
<thead>
<tr>
<th>get_response_queue_size()</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: `response_queue_size, bfm_id, req_if(bfm_id)`

**Returns:**

`int`

**Description:**

Returns the number of transactions in the response queues.

**Language support:**

Verilog HDL, VHDL

---

### get_src_ready()

**Prototype:**

<table>
<thead>
<tr>
<th>get_src_ready()</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: `src_ready, bfm_id, req_if(bfm_id)`

**Returns:**

`bit`

**Description:**

Returns the value of the source ready port.

**Language support:**

Verilog HDL, VHDL

---

### get_src_transaction_complete()

**Prototype:**

<table>
<thead>
<tr>
<th>get_src_transaction_complete()</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: `src_transaction_complete, bfm_id, req_if(bfm_id)`

**Returns:**

`bit`

**Description:**

Returns the transaction complete status.

**Language support:**

Verilog HDL, VHDL

---

### get_transaction_queue_size()

**Prototype:**

<table>
<thead>
<tr>
<th>get_transaction_queue_size()</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: `transaction_queue_size, bfm_id, req_if(bfm_id)`

**Returns:**

`int`

**Description:**

Returns the number of transactions in the local queues.

**Language support:**

Verilog HDL, VHDL

---
### get_version()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th><code>get_version()</code></th>
</tr>
</thead>
</table>
| **Arguments:**      | Verilog HDL: None  
                      | VHDL: N.A.      |
| **Returns:**        | String          |
| **Description:**    | Returns BFM version as a string of three integers separated by periods. For example, version 13.1 SP1 is encoded as "13.1.1". |
| **Language support:** | Verilog HDL |

### init()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th><code>init()</code></th>
</tr>
</thead>
</table>
| **Arguments:**      | Verilog HDL: None  
                      | VHDL: `bfm_id`, `req_if(bfm_id)` |
| **Returns:**        | `void`   |
| **Description:**    | Drives the interface to the idle state. |
| **Language support:** | Verilog HDL, VHDL |

### pop_response()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th><code>pop_response()</code></th>
</tr>
</thead>
</table>
| **Arguments:**      | Verilog HDL: None  
                      | VHDL: `bfm_id`, `req_if(bfm_id)` |
| **Returns:**        | `void`         |
| **Description:**    | Removes the response transaction from the queue before querying contents. |
| **Language support:** | Verilog HDL, VHDL |
### push_transaction()

**Prototype:**

<table>
<thead>
<tr>
<th>push_transaction()</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: bfm_id, req_if(bfm_id)

**Returns:**

| void |

**Description:**

Inserts the out-going transaction into the local transaction queue. The BFM drives the appropriate signals to the Avalon-ST interface based on the transactions in its local queue.

**Language support:**

Verilog HDL, VHDL

### set_max_transaction_queue_size()

**Prototype:**

| void set_max_transaction_queue_size(int size) |

**Arguments:**

- Verilog HDL: int size
- VHDL: int size, bfm_id, req_if(bfm_id)

**Returns:**

| void |

**Description:**

Sets the pending transaction queue size maximum threshold. The public event signal_max_transaction_queue_size triggers when the threshold is exceeded.

**Language support:**

Verilog HDL, VHDL

### set_min_transaction_queue_size()

**Prototype:**

| void set_min_transaction_queue_size(int size) |

**Arguments:**

- Verilog HDL: int size
- VHDL: int size, bfm_id, req_if(bfm_id)

**Returns:**

| void |

**Description:**

Sets the pending transaction minimum queue size threshold. The public event signal_min_transaction_queue_size triggers when the queue size level is below the minimum threshold.

**Language support:**

Verilog HDL, VHDL
### set_response_timeout()

**Prototype:**

<table>
<thead>
<tr>
<th></th>
<th>set_response_timeout(int cycles)</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: cycles
- VHDL: cycles, bfm_id, req_if(bfm_id)

**Returns:**

void

**Description:**

Sets the number of cycles that have to elapse before a response timeout is asserted. Disable the time-out by setting the cycles argument to zero.

**Language support:**

Verilog HDL, VHDL

### set_transaction_channel()

**Prototype:**

<table>
<thead>
<tr>
<th></th>
<th>set_transaction_channel(STChannel_t channel)</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: channel
- VHDL: channel, bfm_id, req_if(bfm_id)

**Returns:**

void

**Description:**

Sets the channel identifier in the out-going transaction.

**Language support:**

Verilog HDL, VHDL

### set_transaction_data()

**Prototype:**

<table>
<thead>
<tr>
<th></th>
<th>set_transaction_data(STData_t data)</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: data
- VHDL: data, bfm_id, req_if(bfm_id)

**Returns:**

void

**Description:**

Sets the value of data in the out-going transaction.

**Language support:**

Verilog HDL, VHDL
### set_transaction_idles()

**Prototype:**

```plaintext
set_transaction_idles(bit[31:0] idle_cycles)
```

**Arguments:**
- Verilog HDL: `idle_cycles`
- VHDL: `idle_cycles, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**
Sets the number of idle cycles to elapse before driving the out-going transaction.

**Language support:**
Verilog HDL, VHDL

### set_transaction_eop()

**Prototype:**

```plaintext
set_transaction_eop(bit eop)
```

**Arguments:**
- Verilog HDL: `eop`
- VHDL: `eop, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**
Sets the status of the end of packet signal in the out-going transaction.

**Language support:**
Verilog HDL, VHDL

### set_transaction_empty()

**Prototype:**

```plaintext
set_transaction_empty(STEmpty_t empty)
```

**Arguments:**
- Verilog HDL: `empty`
- VHDL: `empty, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**
Sets the out-going transaction empty value.

**Language support:**
Verilog HDL, VHDL

### set_transaction_error()

**Prototype:**

```plaintext
set_transaction_error(STError_t error)
```

**Arguments:**
- Verilog HDL: `error`
- VHDL: `error, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**
Sets the out-going transaction error value.

**Language support:**
Verilog HDL, VHDL
### set_transaction_sop()

**Prototype:**

| set_transaction_sop(bit sop) |

**Arguments:**

- Verilog HDL: sop
- VHDL: sop, bfm_id, req_if(bfm_id)

**Returns:**

| void |

**Description:**

Sets the status of the start of packet signal in the out-going transaction.

**Language support:**

Verilog HDL, VHDL

### signal_fatal_error

**Prototype:**

| signal_fatal_error |

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

| void |

**Description:**

Signals that a fatal error has occurred. It terminates the simulation.

**Language support:**

Verilog HDL

### signal_max_transaction_queue_size

**Prototype:**

| signal_max_transaction_queue_size |

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

| void |

**Description:**

Signals that the pending transaction queue size threshold has been exceeded.

**Language support:**

Verilog HDL

### signal_min_transaction_queue_size

**Prototype:**

| signal_min_transaction_queue_size |

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

| void |

**Description:**

Signals that the pending transaction queue size is below the minimum threshold.

**Language support:**

Verilog HDL
### signal_response_done

**Prototype:**

```
signal_response_done
```

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

```
void
```

**Description:**
Signals that the response to a driven data beat is available.

**Language support:**
Verilog HDL

### signal_src_driving_transaction

**Prototype:**

```
signal_src_driving_transaction
```

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

```
void
```

**Description:**
Signals when the source begins to drive a transaction to the interface.

**Language support:**
Verilog HDL

### signal_src_not_ready

**Prototype:**

```
signal_src_not_ready
```

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

```
void
```

**Description:**
Signals that the `ready` signal is not asserted.

**Language support:**
Verilog HDL

### signal_src_ready

**Prototype:**

```
signal_src_ready
```

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

```
void
```

**Description:**
Signals that the `ready` signal is asserted.

**Language support:**
Verilog HDL
**signal_src_transaction_complete**

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>signal_src_transaction_complete</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: None</td>
</tr>
<tr>
<td></td>
<td>VHDL: N.A.</td>
</tr>
<tr>
<td>Returns:</td>
<td>void</td>
</tr>
<tr>
<td>Description:</td>
<td>Signals that all pending transactions have completed.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL</td>
</tr>
</tbody>
</table>
The Avalon-ST Sink BFM implements the Avalon-ST interface protocol. The Avalon-ST protocol is point-to-point, packet oriented, and drives unidirectional data. This BFM component also includes a procedural interface to respond to the DUT that includes an Avalon-ST source interface. The following figure shows the top-level modules for testbench that uses the Avalon-ST Sink BFM to verify an Avalon-ST source device. In addition to the Altera-provided Avalon-ST Sink BFM component, the testbench includes a test program and the DUT.

**Note:** The BFMs allow illegal transactions so that you can test the error-handling functionality of your DUT. Consequently, the BFMs cannot be relied upon to guarantee protocol compliance. The Avalon Monitor components verify protocol compliance.

**Figure 9-1: Top-Level Module to Verify an Avalon-ST Source Device**

---

**Related Information**

*Avalon Interface Specifications*

**Timing**

The following figure illustrates the timing for an Avalon-ST Sink BFM when it is ready to receive data from an Avalon-ST source. In the first instance, the sink is not ready when the source has data. In the second instance, the sink is ready but the source does not initially have valid data.
Figure 9-2: Avalon-ST Source and Sink Timing

Table 9-1: Key to Annotations

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>T_{idle}</td>
<td>The idle time between transactions. This time is reported by the command <code>get_transaction_idles</code>.</td>
</tr>
<tr>
<td>S_{snk_rdy}</td>
<td>Signals the sink has asserted <code>ready</code>. The event name is <code>signal_snk_ready_assert</code>.</td>
</tr>
<tr>
<td>S_{tr}</td>
<td>Signals the transaction has been received and queued. The event name is <code>signal_transaction_received</code>.</td>
</tr>
<tr>
<td>S_{snk_rdy}</td>
<td>Signals the sink is not <code>ready</code>. The event name is <code>signal_snk_ready_deassert</code>.</td>
</tr>
</tbody>
</table>

Block Diagram

The following figure provides a block diagram of the Avalon-ST Sink BFM. This figure illustrates that the BFM includes the following five major blocks:

- **Avalon-ST Sink API**—Provides methods to get Avalon-ST transactions and control the `ready` signal.
- **Transaction Descriptor**—Accumulates the fields of an Avalon-ST command.
- **Avalon-ST Physical Driver**—Asserts and deasserts the `ready` signal to the system interconnect fabric.
- **Physical Bus Monitor**—Monitors the physical layer and collects transactions.
• Public Events—Signals the events described in the API.

Figure 9-3: Block Diagram of the Avalon-ST Sink BFM

Parameters

The Avalon-ST Sink BFM supports all of the signals defined for the Avalon-MM sink interface. You can customize the Avalon-ST sink interface using the parameters described in the following table.

Table 9-2: Parameters for the Avalon-ST Sink BFM

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Port Enables</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Include the signals to support</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes the startofpacket, endofpacket, and empty signals.</td>
</tr>
<tr>
<td>packets</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Use the channel port</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes channel pin or pins.</td>
</tr>
<tr>
<td>Use the error port</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes error pin or pins.</td>
</tr>
<tr>
<td>Use the ready port</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a ready pin.</td>
</tr>
<tr>
<td>Use the valid port</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a valid pin.</td>
</tr>
<tr>
<td>Use the empty port</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes empty pins.</td>
</tr>
</tbody>
</table>
### Port Widths

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Symbol Width</td>
<td>8</td>
<td>1–1024</td>
<td>Data symbol width in bits. The symbol width should be 8 for byte-oriented interfaces.</td>
</tr>
<tr>
<td>Number of symbols</td>
<td>4</td>
<td>1–1024</td>
<td>Specifies the number of symbols that are transferred per beat.</td>
</tr>
<tr>
<td>Width of the channel port</td>
<td>1</td>
<td>1–32</td>
<td>Specifies the width of the channel signal.</td>
</tr>
<tr>
<td>Width of the error port</td>
<td>1</td>
<td>1–1024</td>
<td>Specifies the width of the error signal.</td>
</tr>
<tr>
<td>Width of the empty port</td>
<td>Width of the channel port</td>
<td>1–1024</td>
<td>Specifies the width of the empty signal.</td>
</tr>
</tbody>
</table>

### Timing Attributes

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ready latency</td>
<td>0</td>
<td>Specifies the delay between the ready and valid signals. For more information, refer to the <em>Avalon Interface Specification</em>.</td>
</tr>
<tr>
<td>Number of beats per cycle</td>
<td>Width of the channel port</td>
<td>1–1024</td>
</tr>
</tbody>
</table>

### Channel Attributes

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Max channel number</td>
<td>1</td>
<td>Specifies the maximum number of channels that the interface supports.</td>
</tr>
</tbody>
</table>

### Miscellaneous

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VHDL BFM ID</td>
<td>0</td>
<td>For VHDL BFM only. Use this option to assign a unique number to each BFM in the testbench design.</td>
</tr>
</tbody>
</table>

## Application Program Interface

### event_transaction_received()

**Prototype:**

```plaintext
event_transaction_received()
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**

`void`

**Description:**

Signals that the transaction was received.

**Language support:**

- VHDL
### event_sink_ready_assert()

**Prototype:**

```c
void event_sink_ready_assert();
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**

`void`

**Description:** Signals that the `ready` signal was asserted.

**Language support:** VHDL

### event_sink_ready_deassert()

**Prototype:**

```c
void event_sink_ready_deassert();
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**

`void`

**Description:** Signals that the `ready` signal was deasserted.

**Language support:** VHDL

### get_transaction_channel()

**Prototype:**

```c
STChannel_t get_transaction_channel();
```

**Arguments:**

- Verilog HDL: None
- VHDL: `channel`, `bfm_id`, `req_if(bfm_id)`

**Returns:**

`STChannel_t`

**Description:** Returns the channel identifier for the most recently removed transaction.

**Language support:** Verilog HDL, VHDL

### get_transaction_data()

**Prototype:**

```c
STData_t get_transaction_data();
```

**Arguments:**

- Verilog HDL: None
- VHDL: `data`, `bfm_id`, `req_if(bfm_id)`

**Returns:**

`STData_t`

**Description:** Returns the data in the most recently removed transaction.

**Language support:** Verilog HDL, VHDL
### get_transaction_idles()

**Prototype:**

```plaintext
get_transaction_idles()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `transaction_idles, bfm_id, req_if(bfm_id)`

**Returns:**

`bit[31:0]`

**Description:**

Returns the number of idle cycles in the most recently removed transaction.

**Language support:**

Verilog HDL, VHDL

### get_transaction_eop()

**Prototype:**

```plaintext
get_transaction_eop()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `transaction_eop, bfm_id, req_if(bfm_id)`

**Returns:**

`bit`

**Description:**

Returns the transaction end of packet status in the most recently removed transaction.

**Language support:**

Verilog HDL, VHDL

### get_transaction_empty()

**Prototype:**

```plaintext
get_transaction_empty()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `transaction_empty, bfm_id, req_if(bfm_id)`

**Returns:**

`STEmpty_t`

**Description:**

Returns the number of empty symbols in the most recently removed transaction.

**Language support:**

Verilog HDL, VHDL
### get_transaction_error()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>get_transaction_error()</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: None</td>
</tr>
<tr>
<td></td>
<td>VHDL: transaction_error, bfm_id, req_if(bfm_id)</td>
</tr>
<tr>
<td>Returns:</td>
<td>STError_t</td>
</tr>
<tr>
<td>Description:</td>
<td>Returns the error in the most recently removed transaction.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL, VHDL</td>
</tr>
</tbody>
</table>

### get_transaction_queue_size()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>get_transaction_queue_size()</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: None</td>
</tr>
<tr>
<td></td>
<td>VHDL: transaction_queue_size, bfm_id, req_if(bfm_id)</td>
</tr>
<tr>
<td>Returns:</td>
<td>int</td>
</tr>
<tr>
<td>Description:</td>
<td>Returns the length of the queue holding received transactions.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL, VHDL</td>
</tr>
</tbody>
</table>

### get_transaction_sop()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>get_transaction_sop()</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: None</td>
</tr>
<tr>
<td></td>
<td>VHDL: transaction_sop, bfm_id, req_if(bfm_id)</td>
</tr>
<tr>
<td>Returns:</td>
<td>bit</td>
</tr>
<tr>
<td>Description:</td>
<td>Returns the transaction start of packet status in the most recently removed transaction.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL, VHDL</td>
</tr>
</tbody>
</table>
### get_version()

**Prototype:**
```
get_version()
```

**Arguments:**
- Verilog HDL: None
- VHDL: N.A.

**Returns:**
```
string
```

**Description:**
Returns BFM version as a string of three integers separated by periods. For example, version 10.1 SP1 is encoded as "10.1.1".

**Language support:**
Verilog HDL

### init()

**Prototype:**
```
init()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `bfm_id`, `req_if(bfm_id)`

**Returns:**
```
void
```

**Description:**
Drives the interface to the idle state.

**Language support:**
Verilog HDL, VHDL

### pop_transaction()

**Prototype:**
```
pop_transaction()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `bfm_id`, `req_if(bfm_id)`

**Returns:**
```
void
```

**Description:**
Removes the transaction descriptor from the queue so that the testbench can query it using the `get_transaction` methods.

**Language support:**
Verilog HDL, VHDL
### set_ready()

**Prototype:**

```
set_ready()
```

**Arguments:**

- Verilog HDL: `read_bit`
- VHDL: `read_bit, bfm_id, req_if(bfm_id)`

**Returns:**

`void`

**Description:**

Sets the value of the interface's `ready` signal. To assert back pressure, deassert this signal. The parameter `USE_READY` must be set to 1 to enable the `ready` signal.

**Language support:**

Verilog HDL, VHDL

### signal_fatal_error

**Prototype:**

```
signal_fatal_error
```

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

`void`

**Description:**

Signals that a fatal error has occurred. It terminates the simulation.

**Language support:**

Verilog HDL

### signal_sink_ready_assert

**Prototype:**

```
signal_sink_ready_assert
```

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

`void`

**Description:**

Signals that `sink_ready` is asserted, turning off back pressure.

**Language support:**

Verilog HDL
### signal_sink_ready_deassert

**Prototype:**

<table>
<thead>
<tr>
<th></th>
<th>signal_sink_ready_deassert</th>
</tr>
</thead>
</table>

**Arguments:**

<table>
<thead>
<tr>
<th></th>
<th>Verilog HDL: None</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>VHDL: N.A.</td>
</tr>
</tbody>
</table>

**Returns:**

|       | void                        |

**Description:**

Signals that `sink_ready` is deasserted, turning on back pressure.

**Language support:**

|       | Verilog HDL                 |

### signal_transaction_received

**Prototype:**

<table>
<thead>
<tr>
<th></th>
<th>signal_transaction_received</th>
</tr>
</thead>
</table>

**Arguments:**

<table>
<thead>
<tr>
<th></th>
<th>Verilog HDL: None</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>VHDL: N.A.</td>
</tr>
</tbody>
</table>

**Returns:**

|       | void                        |

**Description:**

Signals that the transaction has been received and queued.

**Language support:**

|       | Verilog HDL                 |
The Avalon-ST Monitor verifies Avalon-ST interfaces using SystemVerilog assertions. In addition, it provides test coverage reports. The coverage reports provide the information necessary to determine when your test vectors provide sufficient test coverage of the DUT.

The Avalon-ST Monitor is implemented in SystemVerilog and uses the SystemVerilog Assertion (SVA) language. The SVA language is supported by the Synopsys VCS, and Mentor Graphics Questa. If you are using ModelSim, the monitor component still compiles and simulates, but the assertion checking is disabled.

The following figure shows a testbench that uses an Avalon-ST Monitor to test components with Avalon-ST interfaces. This figure illustrates that the monitor’s Avalon-ST source interface is connected to the DUT’s Avalon-ST sink interface. An Avalon-ST sink interface is connected to the DUT’s Avalon-ST source interface. The test program communicates with the monitor. It uses the monitor’s assertion checking and coverage groups to assure that all legal parameter values for the DUT’s Avalon-ST interfaces are verified.

**Figure 10-1: Testbench Using an Avalon-ST Monitor with Avalon-ST Interfaces**
Parameters

The Avalon-ST monitor supports the full range of signals defined for the Avalon-ST source and sink interfaces. You can customize the Avalon-ST source and sink interfaces using the parameters described in the following table.

Table 10-1: Parameters for the Avalon-ST Monitor BFM

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Port Widths</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Symbol width</td>
<td>8</td>
<td>N/A</td>
<td>Data symbol width in bits. The symbol width should be 8 for byte-oriented interfaces.</td>
</tr>
<tr>
<td>Number of symbols</td>
<td>4</td>
<td>N/A</td>
<td>Numbers of symbols per word.</td>
</tr>
<tr>
<td>Width of the channel signal</td>
<td>1</td>
<td>N/A</td>
<td>Specifies the width of the channel signal in bits.</td>
</tr>
<tr>
<td>Width of the error port</td>
<td>1</td>
<td>N/A</td>
<td>Specifies the width of the error signal in bits.</td>
</tr>
<tr>
<td>Width of the empty port</td>
<td>1</td>
<td>N/A</td>
<td>Specifies the width of the empty signal in bits.</td>
</tr>
<tr>
<td><strong>Port Enables</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Include the signals to support packets</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a the startofpacket, endofpacket, and empty signals.</td>
</tr>
<tr>
<td>Use the channel port</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a channel pin.</td>
</tr>
<tr>
<td>Use the error port</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes error pins.</td>
</tr>
<tr>
<td>Use the ready port</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes ready pins.</td>
</tr>
<tr>
<td>Use the valid port</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes valid pins.</td>
</tr>
<tr>
<td>Use the empty port</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a empty pin.</td>
</tr>
<tr>
<td><strong>Timing Attributes</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ready latency</td>
<td>0</td>
<td>N/A</td>
<td>Specifies the readyLatency parameter for data interfaces that support backpressure. For more information, refer to the Avalon Interface Specifications.</td>
</tr>
<tr>
<td>Number of beats per cycle</td>
<td>1</td>
<td>1–1024</td>
<td>Specifies the number of beats per cycle.</td>
</tr>
<tr>
<td><strong>Channel Attributes</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Max Channel Number</td>
<td>1</td>
<td>N/A</td>
<td>Specifies when a timeout will occur if a burst write transfer has not completed.</td>
</tr>
<tr>
<td><strong>Miscellaneous Properties</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Max Packet Size Covered</td>
<td>1</td>
<td>N/A</td>
<td>Specifies the maximum packet size.</td>
</tr>
<tr>
<td>VHDL BFM ID</td>
<td>0</td>
<td>0–1023</td>
<td>For VHDL BFMs only. Use this option to assign a unique number to each BFM in the testbench design.</td>
</tr>
</tbody>
</table>
Assertion checking methods enable and disable protocol assertions to ensure protocol compliance. For example, the `enable_a_no_data_outside_packet` method enables the assertion that verifies that no data is transmitted between the assertion of the `endofpacket` and the next `startofpacket` signals. If a violation is found, an error message is displayed on the console running the simulation. Error flags also are displayed in the waveform viewer.

By default all assertions are enabled. However, depending on the parameterization of a the Avalon-ST interface, some assertions are automatically disabled. In some circumstances, you may want to disable assertion checking. For example, when injecting protocol errors to test error handling, you may want to disable assertion checking.

The names of all methods that implement assertions begin with `set_enable_a`. By default, if your testbench includes the Avalon-ST monitor, the checking function is enabled. You can disable checking with the `DISABLE_ALTERA_AVALON_SIM_SVA` macro.

### `set_enable_a_empty_legal()`

**Prototype:**

```
set_enable_a_empty_legal()
```

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

`void`

**Description:** Enables an assertion that ensures `empty` is 0 except when `endofpacket` is asserted and that `empty` is always less than the number of symbols in a packet.

**Language support:** Verilog HDL

### `set_enable_a_less_than_max_channel()`

**Prototype:**

```
set_enable_a_less_than_max_channel()
```

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

`void`

**Description:** Enables an assertion that ensures that the value of the `channel` signal is less than the maximum number of channels.

**Language support:** Verilog HDL
### set_enable_a_no_data_outside_packet()

**Prototype:**
```
set_enable_a_no_data_outside_packet()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
`void`

**Description:** Enables an assertion that ensures valid data is not transferred outside of a packet when the interface uses packet transmission.

**Language support:** Verilog HDL

### set_enable_a_non_missing_endofpacket()

**Prototype:**
```
set_enable_a_non_missing_endofpacket()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
`void`

**Description:** Enables an assertion that ensures that the `startofpacket` signal is asserted between each two assertions of an `endofpacket` signal.

**Language support:** Verilog HDL

### set_enable_a_non_missing_startofpacket()

**Prototype:**
```
set_enable_a_non_missing_startofpacket()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
`void`

**Description:** Enables an assertion that ensures that each assertion of the `startofpacket` signal is followed by the assertion of an `endofpacket` signal.

**Language support:** Verilog HDL
set_enable_a_valid_legal()

Prototype:

<table>
<thead>
<tr>
<th>Verilog HDL</th>
<th>Boolean</th>
</tr>
</thead>
<tbody>
<tr>
<td>VHDL</td>
<td>N.A.</td>
</tr>
</tbody>
</table>

Arguments: Verilog HDL: Boolean
VHDL: N.A.

Returns: void

Description: Enables an assertion that ensures valid is deasserted readyLatency cycles after ready is deasserted if the readyLatency is greater than 0.

Language support: Verilog HDL

Coverage Group

Coverage group ensures that the verification suite tests all expected functionality of the interface. For example, the cover_b2b_packet_different_channel method allows each individual coverage point to be enabled or disabled. When coverage points are disabled, they do not show up as missing coverage in the coverage report. By default all coverage groups are enabled. However, depending on the parameterization of a the Avalon-MM interface, some coverage groups are automatically disabled. For example, if the interface does not use packets, the coverage groups that test packet transfers are automatically disabled. The names of all methods that enable coverage functionality begin with set_enable_c.

To generate the coverage report when using the Synopsys VCS simulator, use the following command:

```
urg -dir simv.vdb
```

To generate the coverage report when using the ModelSim-Altera software, use the following command:

```
run -all
coverage report -details -file report.rpt
```

set_enable_c_all_idle_beats()

Prototype:

| set_enable_c_all_idle_beats() |

Arguments: Verilog HDL: Boolean
VHDL: N.A.

Returns: void

Description: Enables a coverage point that ensures test coverage for number of transaction with all idle beats.

Language support: Verilog HDL
### set_enable_c_all_valid_beats()

**Prototype:**
```
set_enable_c_all_valid_beats()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
- void

**Description:** Enables a coverage point that ensures test coverage for number of transaction with all valid beats.

**Language support:** Verilog HDL

### set_enable_c_b2b_data_different_channel()

**Prototype:**
```
set_enable_c_b2b_data_different_channel()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
- void

**Description:** Enables a coverage point that ensures back-to-back valid signals for different channels. It is disabled when channels are not supported.

**Language support:** Verilog HDL

### set_enable_c_b2b_data_same_channel()

**Prototype:**
```
set_enable_c_b2b_data_same_channel()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
- void

**Description:** Enables a coverage point that ensures test coverage for back-to-back valid signals for the same channel. It is disabled when channels are not supported.

**Language support:** Verilog HDL
set_enable_c_b2b_packet_different_channel()

**Prototype:**

| set_enable_c_b2b_packet_different_channel() |

**Arguments:**

Verilog HDL: Boolean  
VHDL: N.A.

**Returns:**

void

**Description:**

Enables a coverage point that ensures test coverage for back-to-back packet transmission for different channels. It is disabled when packet transmission or channels are not supported.

**Language support:**

Verilog HDL

---

set_enable_c_b2b_packet_in_different_transaction()

**Prototype:**

| set_enable_c_b2b_packet_in_different_transaction() |

**Arguments:**

Verilog HDL: Boolean  
VHDL: N.A.

**Returns:**

void

**Description:**

Enables a coverage point that ensures test coverage for back-to-back packet transmission of different transactions. It is disabled when packet transmission or channels are not supported.

**Language support:**

Verilog HDL

---

set_enable_c_b2b_packet_same_channel()

**Prototype:**

| set_enable_c_b2b_packet_same_channel() |

**Arguments:**

Verilog HDL: Boolean  
VHDL: N.A.

**Returns:**

void

**Description:**

Enables a coverage point that ensures test coverage for back-to-back packet transmission for the same channel. It is disabled when packet transmission or channels are not supported.

**Language support:**

Verilog HDL
<table>
<thead>
<tr>
<th>Function</th>
<th>Prototype</th>
<th>Arguments:</th>
<th>Returns:</th>
<th>Description:</th>
<th>Language support:</th>
</tr>
</thead>
<tbody>
<tr>
<td>set_enable_c_b2b_packet_within_single_cycle()</td>
<td>set_enable_c_b2b_packet_within_single_cycle()</td>
<td>Verilog HDL: Boolean</td>
<td>void</td>
<td>Enables a coverage point that ensures test coverage for back-to-back packet transmission within a single cycle. It is disabled when packet transmission or channels are not supported.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td>set_enable_c_channel_change_in_packet()</td>
<td>set_enable_c_channel_change_in_packet()</td>
<td>Verilog HDL: Boolean</td>
<td>void</td>
<td>Enables a coverage point that ensures test coverage of a change of channels within the packet transaction. It is disabled when either the channel signal or packet transmission is not supported.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td>set_enable_c_empty()</td>
<td>set_enable_c_empty()</td>
<td>Verilog HDL: Boolean</td>
<td>void</td>
<td>Enables a coverage point that ensures test coverage of an empty signal. It is disabled when packet transmission is not supported.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td>Function</td>
<td>Prototype</td>
<td>Arguments</td>
<td>Returns</td>
<td>Description</td>
<td>Language support</td>
</tr>
<tr>
<td>------------------------------------------</td>
<td>--------------------------------</td>
<td>----------------------------</td>
<td>---------</td>
<td>-----------------------------------------------------------------------------</td>
<td>------------------</td>
</tr>
<tr>
<td><code>set_enable_c_error()</code></td>
<td><code>set_enable_c_error()</code></td>
<td>Verilog HDL: Boolean</td>
<td>void</td>
<td>Enables a coverage point that ensures test coverage of all bits of the <code>error</code> signal. It is disabled when the <code>error</code> signal is not supported.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><code>set_enable_c_error_in_middle_of_packet()</code></td>
<td><code>set_enable_c_error_in_middle_of_packet()</code></td>
<td>Verilog HDL: Boolean</td>
<td>void</td>
<td>Enables a coverage point that ensures test coverage for the assertion of the <code>error</code> signal in the middle of a packet. It is disabled when the <code>error</code> signal is not supported.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><code>set_enable_c_idle_beat_between_packet()</code></td>
<td><code>set_enable_c_idle_beat_between_packet()</code></td>
<td>Verilog HDL: Boolean</td>
<td>void</td>
<td>Enables a coverage point that ensures test coverage for packet transactions that own idle beats in between. It is disabled when packet transmission is not supported.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### set_enable_c_multiple_packet_per_cycle()

**Prototype:**

| Verilog HDL: set_enable_c_multiple_packet_per_cycle() |

**Arguments:**

Verilog HDL: Boolean  
VHDL: N.A.

**Returns:**

void

**Description:**

Enables a coverage point that ensures test coverage for number of transactions that carry multiple packets per single cycle. It is disabled when packet transmission is not supported.

**Language support:**

Verilog HDL

### set_enable_c_non_valid_ready()

**Prototype:**

| Verilog HDL: set_enable_c_non_valid_ready() |

**Arguments:**

Verilog HDL: Boolean  
VHDL: N.A.

**Returns:**

void

**Description:**

Enables a coverage point that ensures test coverage for the assertion of valid signal with different values for readyLatency.

RL**For more information, refer to the *Avalon Interface Specifications*.

**Language support:**

Verilog HDL

### set_enable_c_non_valid_non_ready()

**Prototype:**

| Verilog HDL: set_enable_c_non_valid_non_ready() |

**Arguments:**

Verilog HDL: Boolean  
VHDL: N.A.

**Returns:**

void

**Description:**

Enables a coverage point that ensures test coverage for the deassertion of both ready and valid. It is disabled when the ready signal is not supported.

**Language support:**

Verilog HDL
## set_enable_c_packet()

**Prototype:**

```c
set_enable_c_packet()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
- void

**Description:** Enables a coverage point that ensures test coverage packet transmission for different values of the `channel` signal. It is disabled when packet transmission is not supported.

**Language support:**
- Verilog HDL

## set_enable_c_packet_no_idles_no_back_pressure()

**Prototype:**

```c
set_enable_c_packet_no_idles_no_back_pressure()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
- void

**Description:** Enables a coverage point that ensures test coverage of packet transaction without back pressure and idle cycles. It is disabled when packet transmission is not supported.

**Language support:**
- Verilog HDL

## set_enable_c_packet_size()

**Prototype:**

```c
set_enable_c_packet_size()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
- void

**Description:** Enables a coverage point that ensures test coverage for different size of packets. It is disabled when packet transmission is not supported.

**Language support:**
- Verilog HDL
### set_enable_c_packet_with_back_pressure()

**Prototype:**
```
set_enable_c_packet_with_back_pressure()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
`void`

**Description:**
Enables a coverage point that ensures test coverage of packet transaction with backpressure. It is disabled when either the `ready` signal or packet transmission is not supported.

**Language support:**
Verilog HDL

### set_enable_c_packet_with_idles()

**Prototype:**
```
set_enable_c_packet_with_idles()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
`void`

**Description:**
Enables a coverage point that ensures test coverage of packet transaction with idle cycles. It is disabled when packet transmission is not supported.

**Language support:**
Verilog HDL

### set_enable_c_partial_valid_beats()

**Prototype:**
```
set_enable_c_partial_valid_beats()
```

**Arguments:**
- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**
`void`

**Description:**
Enables a coverage point that ensures test coverage for number of transaction with partially valid beats.

**Language support:**
Verilog HDL
### set_enable_c_single_packet_per_cycle()

**Prototype:**

<table>
<thead>
<tr>
<th>Verilog HDL</th>
<th><code>set_enable_c_single_packet_per_cycle()</code></th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

- void

**Description:** Enables a coverage point that ensures test coverage for number of transactions that carry a single packet per cycle. It is disabled when packet transmission is not supported.

**Language support:** Verilog HDL

---

### set_enable_c_transfer()

**Prototype:**

<table>
<thead>
<tr>
<th>Verilog HDL</th>
<th><code>set_enable_c_transfer()</code></th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

- void

**Description:** Enables a coverage point that ensures test coverage of a valid signal is asserted correctly for different channels. It is disabled when the ready or valid signals are not supported.

**Language support:** Verilog HDL

---

### set_enable_c_transaction_after_reset()

**Prototype:**

<table>
<thead>
<tr>
<th>Verilog HDL</th>
<th><code>set_enable_c_transaction_after_reset()</code></th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: Boolean
- VHDL: N.A.

**Returns:**

- void

**Description:** Enables a coverage point that ensures test coverage for transaction on the first cycle after reset.

**Language support:** Verilog HDL
set_enable_c_valid_non_ready()

Prototype: set_enable_c_valid_non_ready()

Arguments: Verilog HDL: Boolean
VHDL: N.A.

Returns: void

Description: Enables a coverage point that ensures test coverage for valid signal when ready is deasserted. It is disabled when the readyLatency is greater than 0.

Language support: Verilog HDL

Transaction Monitoring

The transaction collector module monitors transactions. The transaction collector collects the transactions, encapsulates them into descriptors, and inserts the transactions into the queue.

The API provides functions to query the transactions in the queue and disposes them as they are processed. By default, the transaction collector module is disabled. You must define the ENABLE_ALTERA_AVALON_TRANSACTION_RECORDING Verilog macro to enable this feature. This macro is required to ensure backward compatibility and to avoid breaking existing test cases.

event_transaction_received()

Prototype: event_transaction_received()

Arguments: Verilog HDL: N.A.
VHDL: bfm_id

Returns: void

Description: Notifies the testbench that a transaction was received.

Language support: VHDL

event_transaction_fifo_threshold()

Prototype: event_transaction_fifo_threshold()

Arguments: Verilog HDL: N.A.
VHDL: bfm_id

Returns: void

Description: Notifies the testbench that the transaction FIFO exceeds the threshold level.

Language support: VHDL
event_transaction_fifo_overflow()

Prototype: event_transaction_fifo_overflow()

Arguments: Verilog HDL: N.A.
           VHDL: bfm_id

Returns: void

Description: Notifies the testbench that the transaction FIFO is full and transactions will be dropped.

Language support: VHDL

get_transaction_channel()

Prototype: get_transaction_channel()

Arguments: Verilog HDL: None
           VHDL: transaction_channel, bfm_id, req_if(bfm_id)

Returns: STChannel_t.

Description: Returns the channel identifier for the most recently removed transaction.

Language support: Verilog HDL, VHDL

get_transaction_data()

Prototype: get_transaction_data()

Arguments: Verilog HDL: None
           VHDL: transaction_data, bfm_id, req_if(bfm_id)

Returns: STData_t.

Description: Returns the data in the most recently removed transaction.

Language support: Verilog HDL, VHDL

get_transaction_empty()

Prototype: get_transaction_empty()

Arguments: Verilog HDL: None
           VHDL: transaction_empty, bfm_id, req_if(bfm_id)

Returns: STEmpty_t.

Description: Returns the number of empty symbols in the most recently removed transaction.

Language support: Verilog HDL, VHDL
### get_transaction_eop()

**Prototype:**

```c
get_transaction_eop()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `transaction_eop, bfm_id, req_if(bfm_id)`

**Returns:**

- `bit`

**Description:**

Returns the transaction end of packet status in the most recently removed transaction.

**Language support:**

Verilog HDL, VHDL

### get_transaction_error()

**Prototype:**

```c
get_transaction_error()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `transaction_error, bfm_id, req_if(bfm_id)`

**Returns:**

- `STError_t`

**Description:**

Returns the error in the most recently removed transaction.

**Language support:**

Verilog HDL, VHDL

### get_transaction_fifo_max()

**Prototype:**

```c
int get_transaction_fifo_max()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `transaction_fifo_max, bfm_id, req_if(bfm_id)`

**Returns:**

- `int`

**Description:**

Gets the maximum transaction FIFO depth.

**Language support:**

Verilog HDL, VHDL

### get_transaction_fifo_threshold()

**Prototype:**

```c
int get_transaction_fifo_threshold()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `transaction_fifo_threshold, bfm_id, req_if(bfm_id)`

**Returns:**

- `int`

**Description:**

Gets the transaction FIFO threshold level.

**Language support:**

Verilog HDL, VHDL
### get_transaction_idles()  
**Prototype:**
```plaintext
get_transaction_idles()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `transaction_idles, bfm_id, req_if(bfm_id)`

**Returns:**
- `bit[31:0]`

**Description:**
Returns the number of idle cycles in the most recently removed transaction.

**Language support:**
- Verilog HDL, VHDL

### get_transaction_queue_size()  
**Prototype:**
```plaintext
get_transaction_queue_size()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `transaction_queue_size, bfm_id, req_if(bfm_id)`

**Returns:**
- `int`

**Description:**
Returns the length of the queue holding received transactions.

**Language support:**
- Verilog HDL, VHDL

### get_transaction_sop()  
**Prototype:**
```plaintext
get_transaction_sop()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `transaction_sop, bfm_id, req_if(bfm_id)`

**Returns:**
- `bit`

**Description:**
Returns the transaction start of packet status in the most recently removed transaction.

**Language support:**
- Verilog HDL, VHDL

### get_version()  
**Prototype:**
```plaintext
string get_version()
```

**Arguments:**
- Verilog HDL: None
- VHDL: N.A.

**Returns:**
- `String`

**Description:**
Returns BFM version as a string of three integers separated by periods. For example, version 13.1 sp1 is encoded as "13.1.1".

**Language support:**
- Verilog HDL
### pop_transaction()

**Prototype:**  
```c
void pop_transaction();
```

**Arguments:**  
- Verilog HDL: None
- VHDL: `bfm_id, req_if(bfm_id)`

**Returns:**  
```c
void
```

**Description:**  
Removes the transaction descriptor from the queue so that the testbench can query it with the `get_transaction` methods.

**Language support:**  
Verilog HDL, VHDL

### set_transaction_fifo_max()

**Prototype:**  
```c
set_transaction_fifo_max();
```

**Arguments:**  
- Verilog HDL: `int level`
- VHDL: `int level, bfm_id, req_if(bfm_id)`

**Returns:**  
```c
void
```

**Description:**  
Sets the maximum transaction level of the FIFO. The event `signal_transaction_fifo_max` is triggered when this level is exceeded.

**Language support:**  
Verilog HDL, VHDL

### set_transaction_fifo_threshold()

**Prototype:**  
```c
set_transaction_fifo_threshold();
```

**Arguments:**  
- Verilog HDL: `int level`
- VHDL: `int level, bfm_id, req_if(bfm_id)`

**Returns:**  
```c
void
```

**Description:**  
Sets the threshold alert level of the FIFO. The event `signal_transaction_fifo_threshold` is triggered when this level is exceeded.

**Language support:**  
Verilog HDL, VHDL
<table>
<thead>
<tr>
<th>Function Name</th>
<th>Prototype</th>
<th>Arguments</th>
<th>Returns</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>signal_fatal_error</td>
<td>signal_fatal_error</td>
<td>Verilog HDL: None</td>
<td>void</td>
<td>Notifies the testbench that a fatal error has occurred in this module.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>signal_transaction_fifo_overflow</td>
<td>signal_transaction_fifo_overflow</td>
<td>Verilog HDL: None</td>
<td>void</td>
<td>Notifies the testbench that the FIFO is full and further transactions are dropped.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>signal_transaction_fifo_threshold</td>
<td>signal_transaction_fifo_threshold</td>
<td>Verilog HDL: None</td>
<td>void</td>
<td>Notifies the testbench that the transaction FIFO threshold level has exceeded.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>signal_transaction_received</td>
<td>signal_transaction_received</td>
<td>Verilog HDL: None</td>
<td>void</td>
<td>Notifies the testbench that a transaction has been received and queued.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
You can use Conduit BFM to verify the following aspects of Avalon Conduit interfaces:

- Port compatibility and polarity
- Legal port widths

Figure 11-1: Conduit BFM Block Diagram

An Avalon Conduit interface can have an arbitrary number of ports. Conduit ports can have the following characteristics:

- Conduit ports can be an input, output, or bidirectional
- Conduit port widths can range from 1-1024 bits
- Conduit ports have an associated role name. This role name is an arbitrary string. Qsys uses the role name to verify conduit interconnect compatibility between components.
- A conduit port connection is legal when two conduit interconnected components have the same port role names and complementary directions. For example, when an input connects with an output, the connection is legal.
A conduit port can also have a specific role named `export`. Ports with this role name are exported from the current system design module to the Conduit BFM module I/O.

The conduit API constructs or deconstructs transactions. Transactions are driven out on the physical conduit interface.

To simulating conduit interfaces, you must understand the following points:

1. At the beginning of the simulation, registers that store data sent to the output ports are empty.
2. The Conduit BFM drives ‘x’ to the output ports until you rewrite the registers by calling the `set_<role name>` API.
3. Initially, bidirectional ports work as input ports. You can change conduit port functionality by calling the `set_<role name>_oe` API.
4. The Conduit BFM prints a message when a bidirectional port changes from an input to an output, and vice versa.
5. Bidirectional ports drive register values to the interface when this API is set to 1. Otherwise, bidirectional ports work as input ports.
6. You can call the `get_<role name>` API to obtain the value coming from the input and bidirectional ports.

### Parameters

**Table 11-1: Conduit BFM Parameter Settings**

<table>
<thead>
<tr>
<th>Option</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Role</td>
<td>N/A</td>
<td>Any string</td>
<td>Specifies the role name of each port.</td>
</tr>
<tr>
<td>Width</td>
<td>1</td>
<td>1–1024</td>
<td>Specifies the port width.</td>
</tr>
<tr>
<td>Direction</td>
<td>input</td>
<td>input, output, bidir</td>
<td>Specifies the direction of the signal.</td>
</tr>
</tbody>
</table>

### Conduit BFM API

**event_input_<role name>_change**

**Prototype:**

```
event_input_<role name>_change
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: None

**Returns:**

`void`

**Description:**

Notifies the testbench when a port changes its value `<role name>`. For a bidirectional port, this event is only triggered if its input value defers from its last input value.

**Language support:**

VHDL
### event_reset_asserted

**Prototype:**

| event_reset_asserted |

**Arguments:**

- Verilog HDL: N.A.
- VHDL: None

**Returns:**

- void

**Description:**

Notifies the testbench that reset has been asserted.

**Language support:**

- VHDL

### get_<role name>()

**Prototype:**

| int <role name port width> get_<role name>() |

**Arguments:**

- Verilog HDL: None
- VHDL: value

**Returns:**

- value

**Description:**

Returns interface signal value from the input/bidirectional port.

**Language support:**

- Verilog HDL, VHDL

### get_version()

**Prototype:**

| string get_version() |

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

- string

**Description:**

Returns BFM version as a string of three integers separated by periods. For example, version 13.1 sp1 is encoded as "13.1.1".

**Language support:**

- Verilog HDL
### set_<role name>()

**Prototype:**

```
void set_<role name>();
```

**Arguments:**

Verilog HDL: `new_value`

VHDL: `new_value`

**Returns:**

void

**Description:**
Rewrites the registers inside the BFMs that are driven to the `<role name>` output ports.

**Language support:**

Verilog HDL, VHDL

---

### set_<role name>_oe()

**Prototype:**

```
void set_<role name>_oe();
```

**Arguments:**

Verilog HDL: `enable`

VHDL: `enable`

**Returns:**

void

**Description:**
Enables the bidirectional ports when the value is set to 1.

**Language support:**

Verilog HDL, VHDL

---

### signal_input_<role name>_change

**Prototype:**

```
signal_input_<role name>_change
```

**Arguments:**

Verilog HDL: None

VHDL: N.A.

**Returns:**

void

**Description:**
Triggers when the input signal for a particular port changes its value. For a bidirectional port, this event is only triggered if its input value defers from its last input value.

**Language support:**

Verilog HDL
You can use the Tri-State Conduit BFM to verify the following aspects of Avalon-TC interfaces:

- Port compatibility and polarity
- Legal port widths

Figure 12-1: Conduit BFM Block Diagram
Parameters

The Tri-State Conduit BFM supports signals that interface to multiple external memory devices.

Table 12-1: Tri-State Conduit BFM Parameter Settings

<table>
<thead>
<tr>
<th>Option</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Role</td>
<td>N/A</td>
<td>Any string</td>
<td>Specifies the role name of each port.</td>
</tr>
<tr>
<td>Width</td>
<td>1</td>
<td>1–1024</td>
<td>Specifies the port width.</td>
</tr>
<tr>
<td>USE_INPUT</td>
<td>1</td>
<td>0 or 1</td>
<td>Specifies an input port.</td>
</tr>
<tr>
<td>USE_OUTPUT</td>
<td>1</td>
<td>0 or 1</td>
<td>Specifies an output port.</td>
</tr>
<tr>
<td>USE_OUTPUTENABLE</td>
<td>1</td>
<td>0 or 1</td>
<td>Specifies an output enable port.</td>
</tr>
<tr>
<td>MAX_MULTIPLE_TRANSACTION</td>
<td>1024</td>
<td>N/A</td>
<td>Specifies the maximum transactions of data while request and grant signals are asserted. The value is constraint by the number of roles.</td>
</tr>
</tbody>
</table>

Related Information
- Avalon Interface Specifications
- Avalon Tri-State Conduit Components User Guide

Tri-State Conduit BFM API

event_all_transactions_complete()

Prototype: event_all_transactions_complete()

Arguments: Verilog HDL: N.A.
VHDL: None

Returns: void

Description: Notifies the testbench that all commands have completed.

Language support: VHDL
# event_interface_granted()

**Prototype:**

```
event_interface_granted()
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: None

**Returns:**

`void`

**Description:**

Notifies the testbench that the interface has been granted.

**Language support:**

VHDL

# event_grant_deasserted_while_request_remain_asserted

**Prototype:**

```
event_grant_deasserted_while_request_remain_asserted
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: None

**Returns:**

`void`

**Description:**

Notifies the testbench when the grant signal changes value from high to low while the request signal remains asserted.

**Language support:**

VHDL

# event_max_transaction_queue_size()

**Prototype:**

```
event_max_transaction_queue_size()
```

**Arguments:**

- Verilog HDL: N.A.
- VHDL: None

**Returns:**

`void`

**Description:**

Notifies the testbench that the transaction queue is above the maximum level.

**Language support:**

VHDL
### event_min_transaction_queue_size()

**Prototype:**
```c
void event_min_transaction_queue_size()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: None

**Returns:**
```
void
```

**Description:**
Notifies the testbench that the transaction queue is below the minimum level.

**Language support:**
VHDL

### get_input_transaction_queue_size()

**Prototype:**
```c
int get_input_transaction_queue_size()
```

**Arguments:**
- Verilog HDL: `queue_size`
- VHDL: `queue_size`

**Returns:**
```
int
```

**Description:**
Returns the size of the queued input transaction in the BFM.

**Language support:**
Verilog HDL, VHDL

### get_output_transaction_queue_size()

**Prototype:**
```c
int get_output_transaction_queue_size()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `queue_size`

**Returns:**
```
int
```

**Description:**
Returns the size of the queued output transaction in the BFM.

**Language support:**
Verilog HDL, VHDL

### get_transaction_\(<role name>\)_in()

**Prototype:**
```c
int <role name port width> get_transaction_\(<role name>\)_in()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `value`

**Returns:**
```
int <value>
```

**Description:**
Returns the interface signal value from the `<role name>_in` input ports.

**Language support:**
Verilog HDL, VHDL
### get_transaction_latency()

**Prototype:**
```
int get_transaction_latency()
```

**Arguments:**
- Verilog HDL: None
- VHDL: latency

**Returns:**
```
int
```

**Description:**
Returns the latency field value from the input transaction.

**Language support:**
Verilog HDL, VHDL

### get_version()

**Prototype:**
```
string get_version()
```

**Arguments:**
- Verilog HDL: None
- VHDL: N.A.

**Returns:**
```
string
```

**Description:**
Returns the BFM version as a string of three integers separated by periods. For example, version 13.1 sp1 is encoded as "13.1.1".

**Language support:**
Verilog HDL

### pop_transaction()

**Prototype:**
```
void pop_transaction()
```

**Arguments:**
- Verilog HDL: None
- VHDL: None

**Returns:**
```
void
```

**Description:**
Returns the input transaction queued inside the BFM. A fatal error triggers if you remove a transaction from an empty queue.

**Language support:**
Verilog HDL, VHDL
### push_transaction()

**Prototype:**

```c
void push_transaction();
```

**Arguments:**

- Verilog HDL: None
- VHDL: None

**Returns:**

`void`

**Description:**

Registers an output transaction into the BFM. All registered output transactions are put into transaction queue. A fatal error triggers if you insert a transaction while the BFM is reset.

**Language support:**

Verilog HDL, VHDL

### set_max_transaction_queue_size()

**Prototype:**

```c
void set_max_transaction_queue_size(int size);
```

**Arguments:**

- Verilog HDL: `size`
- VHDL: `size`

**Returns:**

`void`

**Description:**

Sets the maximum size of the queued transactions. The BFM triggers an event when the queued transactions goes above the maximum size.

**Language support:**

Verilog HDL, VHDL

### set_min_transaction_queue_size()

**Prototype:**

```c
int set_min_transaction_queue_size();
```

**Arguments:**

- Verilog HDL: `size`
- VHDL: `size`

**Returns:**

`void`

**Description:**

Sets the minimum size of the queued transactions. The BFM triggers an event when the queued transactions falls below the minimum size.

**Language support:**

Verilog HDL, VHDL
### set_num_of_transactions()

**Prototype:**
```plaintext
int set_num_of_transactions()
```

**Arguments:**
- Verilog HDL: `multiple_transaction_num`
- VHDL: `multiple_transaction_num`

**Returns:**
`void`

**Description:**
Sets the number of transactions to the DUT.

**Language support:**
Verilog HDL, VHDL

### set_transaction_\(<role name>\)_out()

**Prototype:**
```plaintext
void set_transaction_\(<role name>\)_out()
```

**Arguments:**
- Verilog HDL: `index, new_value`
- VHDL: `index, new_value`

**Returns:**
`void`

**Description:**
Sets the value of the transaction to the `<role name>_out` output ports.

**Language support:**
Verilog HDL, VHDL

### set_transaction_\(<role name>\)_outen()

**Prototype:**
```plaintext
string set_transaction_\(<role name>\)_outen()
```

**Arguments:**
- Verilog HDL: `index, outen`
- VHDL: `index, outen`

**Returns:**
`void`

**Description:**
Sets the value of the transaction to the `<role name>_outen` output ports.

**Language support:**
Verilog HDL, VHDL

### set_transaction_idles()

**Prototype:**
```plaintext
void set_transaction_idles()
```

**Arguments:**
- Verilog HDL: `idle_cycles`
- VHDL: `idle_cycles`

**Returns:**
`void`

**Description:**
Sets the number of idle cycles that elapse before driving the out-going transaction.

**Language support:**
Verilog HDL, VHDL
### set_valid_transaction_<role name>_out()

**Prototype:**

```
void set_valid_transaction_<role name>_out()
```

**Arguments:**
- Verilog HDL: index, new_value
- VHDL: index, new_value

**Returns:**

void

**Description:**
Sets the value of the valid transaction to the `<role name>_out` output port.

**Language support:**
- Verilog HDL, VHDL

### signal_all_transactions_complete

**Prototype:**

```
signal_all_transactions_complete
```

**Arguments:**
- Verilog HDL: None
- VHDL: N.A.

**Returns:**

void

**Description:**
Triggers when all the queued output and input transactions are completely retrieved.

**Language support:**
- Verilog HDL

### signal_fatal_error

**Prototype:**

```
signal_fatal_error
```

**Arguments:**
- Verilog HDL: None
- VHDL: N.A.

**Returns:**

void

**Description:**
Notifies the testbench that a fatal error has occurred in this module.

**Language support:**
- Verilog HDL
### signal_grant_deasserted_while_request_remain_asserted

**Prototype:**

| signal_grant_deasserted_while_request_remain_asserted |

**Arguments:**

Verilog HDL: None  
VHDL: N.A.

**Returns:**

void

**Description:**

Triggers when the grant signal changes value from high to low while the request signal remains asserted.

**Language support:**

Verilog HDL

---

### signal_interface_granted

**Prototype:**

| signal_interface_granted |

**Arguments:**

Verilog HDL: None  
VHDL: N.A.

**Returns:**

void

**Description:**

Triggers when the grant signal is asserted.

**Language support:**

Verilog HDL

---

### signal_max_transaction_queue_size

**Prototype:**

| signal_max_transaction_queue_size |

**Arguments:**

Verilog HDL: None  
VHDL: N.A.

**Returns:**

void

**Description:**

Triggers when the size of the pending queue exceeds the maximum size.

**Language support:**

Verilog HDL
**signal_min_transaction_queue_size**

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>signal_min_transaction_queue_size</th>
</tr>
</thead>
</table>
| Arguments: | Verilog HDL: None  
VHDL: N.A. |
| Arguments: | None. |
| Returns: | void |
| Description: | Triggers when the size of the pending queue falls below the minimum size. |
| Language support: | Verilog HDL |
You can use external memory BFMs to verify the following aspects of external memory interfaces:

- Read and write operations
- Memory initialization

**Figure 13-1: Usage of External Memory BFM with Tri-State Components**

The following figure shows how to use the external memory BFM with tri-state components.

**Table 13-1: External Memory BFM and Related Components**

<table>
<thead>
<tr>
<th>Component</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>External memory BFM</td>
<td>Represents the external RAM. The external memory BFM is a memory model with an Avalon-TC interface. The BFM also models a set of memories that are supported by the generic tri-state controller component.</td>
</tr>
<tr>
<td>Tri-State Conduit Bridge</td>
<td>Converts Avalon-TC signals into conduit signals.</td>
</tr>
</tbody>
</table>
Using the External Memory BFM

At the beginning of the simulation, the external memory BFM loads the memory initialization file (INIT_FILE) to initialize its memory content. For example, if the memory file has a memory size of 50, the BFM fills its memory content with addresses 0–49. However, if you do not provide the memory initialization file, the memory content of the BFM remains blank.

**Reading to the Memory Content**

You can read or write to the memory content through the APIs or the interface signals.

The BFM uses `cdt_data_io` as a bidirectional data port. During read transfers, this port acts as an output port. It drives the corresponding address memory content when the BFM asserts or deasserts the following signals:

- Asserts `cdt_output_enable` signal
- Asserts `cdt_read` signal
- Deasserts `cdt_write` signal
- Asserts `cdt_chip_select` signal

Otherwise, the `cdt_data_io` port acts as an inactive input port and is held in high impedance state.

**Writing to the Memory**

The BFM overwrites its memory content when the BFM asserts the following signals:

- `cdt_write` signal
- `cdt_chip_select` signal

**Parameters**

<table>
<thead>
<tr>
<th>Option</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Use the byteenable signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a byteenable pin to enable specific byte lanes during transfer.</td>
</tr>
<tr>
<td>Option</td>
<td>Default Value</td>
<td>Legal Values</td>
<td>Description</td>
</tr>
<tr>
<td>------------------------------</td>
<td>---------------</td>
<td>--------------</td>
<td>-----------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>Use the chip select signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a chipselect pin. When present, the slave port ignores all Avalon-MM signals unless chipselect is asserted. chipselect is always present in combination with read or write.</td>
</tr>
<tr>
<td>Use the write signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a write pin that enables the write-request signal.</td>
</tr>
<tr>
<td>Use the read signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a read pin that enables the read-request signal.</td>
</tr>
<tr>
<td>Use the output enable signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes an outputenable pin.</td>
</tr>
<tr>
<td>Use the begintransfer signal</td>
<td>On</td>
<td>On/Off</td>
<td>When On, the interface includes a begintransfer pin.</td>
</tr>
<tr>
<td>Use the reset input signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes a reset pin.</td>
</tr>
<tr>
<td>Use the active low byteenable signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes an active low byteenable pin.</td>
</tr>
<tr>
<td>Use the active low chipselect signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes an active low chipselect_n pin.</td>
</tr>
<tr>
<td>Use the active low write signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes an active low write_n pin.</td>
</tr>
<tr>
<td>Use the active low read signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes an active low read_n pin.</td>
</tr>
<tr>
<td>Use the active low outputenable signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes an active low outputenable_n pin.</td>
</tr>
<tr>
<td>Use the active low begintransfer signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes an active low begintransfer_n pin.</td>
</tr>
<tr>
<td>Use the active low reset signal</td>
<td>Off</td>
<td>On/Off</td>
<td>When On, the interface includes an active low reset_n pin.</td>
</tr>
</tbody>
</table>

Interface Signals Name
<table>
<thead>
<tr>
<th>Option</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Address Role</td>
<td>cdt_address</td>
<td>N/A</td>
<td>Specifies the conduit interface role name that matches the role name on the external memory device.</td>
</tr>
<tr>
<td>Data Role</td>
<td>cdt_data_io</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>Write Role</td>
<td>cdt_write</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>Read Role</td>
<td>cdt_read</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>Byteenable Role</td>
<td>cdt_byteenable</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>Chip Select Role</td>
<td>cdt_chipselect</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>Outputenable Role</td>
<td>cdt_outputenable</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>Begintransfer Role</td>
<td>cdt_begintransfer</td>
<td>N/A</td>
<td></td>
</tr>
<tr>
<td>Reset Role</td>
<td>cdt_reset</td>
<td>N/A</td>
<td></td>
</tr>
</tbody>
</table>

**Port Widths**

<table>
<thead>
<tr>
<th>Option</th>
<th>Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Address width</td>
<td>8</td>
<td>1–32</td>
<td>Specifies the address width in bits.</td>
</tr>
<tr>
<td>Symbol width</td>
<td>8</td>
<td>1–1024</td>
<td>Specifies the data symbol width in bits.</td>
</tr>
<tr>
<td>Number of symbols</td>
<td>4</td>
<td>1, 2, 4, 8, 16, 32, 64, 128</td>
<td>Specifies the number of symbols in a data.</td>
</tr>
</tbody>
</table>

**Memory Contents**

<table>
<thead>
<tr>
<th>Option</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Memory Initialization</td>
<td>altera_external_memory_bfm.hex</td>
<td>Specifies the file to initialize the memory content at the beginning of the simulation. The BFM supports only one memory file.</td>
</tr>
</tbody>
</table>

**Interface Timing**

<table>
<thead>
<tr>
<th>Option</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read Latency of Interface</td>
<td>0</td>
<td>N/A</td>
</tr>
</tbody>
</table>

**Miscellaneous Properties**

<table>
<thead>
<tr>
<th>Option</th>
<th>Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VHDL BFM ID</td>
<td>0</td>
<td>0–1023</td>
<td>For VHDL BFMs only. Use this option to assign a unique number to each BFM in the testbench design.</td>
</tr>
</tbody>
</table>
## External Memory BFM API

### fill()

**Prototype:**
```plaintext
fill()
```

<table>
<thead>
<tr>
<th>Arguments:</th>
<th>Verilog HDL:</th>
<th>VHDL:</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>logic[DATA_W-1:0] data</td>
<td>logic[DATA_W-1:0] data</td>
</tr>
<tr>
<td></td>
<td>bit[DATA_W-1:0] increment</td>
<td>bit[DATA_W-1:0] increment</td>
</tr>
<tr>
<td></td>
<td>bit[CDT_ADDRESS_W-1:0] address low</td>
<td>bit[CDT_ADDRESS_W-1:0] address low</td>
</tr>
<tr>
<td></td>
<td>bit[CDT_ADDRESS_W-1:0] address high</td>
<td>bit[CDT_ADDRESS_W-1:0] address high</td>
</tr>
</tbody>
</table>

| Returns: | void |

<table>
<thead>
<tr>
<th>Description:</th>
<th>Overwrites the memory content at the starting address specified by address_low until the ending address specified by address_high. The data field indicates the data value. The increment field indicates the data value increment from one address to the next address. For example, <code>fill(data[1], increment[2], address_low[10], address_high[12])</code> fills the memory as follows:</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>• memory[address=10] is filled with data value 1</td>
</tr>
<tr>
<td></td>
<td>• memory[address=11] is filled with data value 3</td>
</tr>
<tr>
<td></td>
<td>• memory[address=12] is filled with data value 5</td>
</tr>
</tbody>
</table>

| Language support: | Verilog HDL, VHDL |

### read()

**Prototype:**
```plaintext
read()
```

<table>
<thead>
<tr>
<th>Arguments:</th>
<th>Verilog HDL: bit[CDT_ADDRESS_W-1:0] address</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>VHDL: data, bit[CDT_ADDRESS_W-1:0] address, bfm_id, req_if(bfm_id)</td>
</tr>
</tbody>
</table>

| Returns: | logic[DATA_W-1:0] |

| Description: | Retrieves the memory content from an address you specify. |

| Language support: | Verilog HDL, VHDL |
### signal_api_call

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>signal_api_call</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Arguments:</strong></td>
<td>Verilog HDL: None</td>
</tr>
<tr>
<td></td>
<td>VHDL: N.A.</td>
</tr>
<tr>
<td><strong>Returns:</strong></td>
<td>void</td>
</tr>
<tr>
<td><strong>Description:</strong></td>
<td>Triggers when a client make an API call.</td>
</tr>
<tr>
<td><strong>Language support:</strong></td>
<td>Verilog HDL</td>
</tr>
</tbody>
</table>

### write()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>write()</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Arguments:</strong></td>
<td>Verilog HDL:</td>
</tr>
<tr>
<td></td>
<td>bit[CDT_ADDRESS_W-1:0] address</td>
</tr>
<tr>
<td></td>
<td>logic[DATA_W-1:0] data</td>
</tr>
<tr>
<td></td>
<td>VHDL:</td>
</tr>
<tr>
<td></td>
<td>bit[CDT_ADDRESS_W-1:0] address</td>
</tr>
<tr>
<td></td>
<td>logic[DATA_W-1:0] data</td>
</tr>
<tr>
<td></td>
<td>bfm_id</td>
</tr>
<tr>
<td></td>
<td>req_if(bfm_id)</td>
</tr>
<tr>
<td><strong>Returns:</strong></td>
<td>void</td>
</tr>
<tr>
<td><strong>Description:</strong></td>
<td>Overwrites the memory content at an address you specify.</td>
</tr>
<tr>
<td><strong>Language support:</strong></td>
<td>Verilog HDL, VHDL</td>
</tr>
</tbody>
</table>
You can use Nios II Custom Instruction Master BFM to verify the following aspects of the Nios II custom instruction master interface:

- Combinational and multicycle master custom instructions
- Extended instructions

**Figure 14-1: Custom Instructions Master BFM Block Diagram**
The Nios II Custom Instruction Master BFM uses queues to manage instructions. You can use this BFM to manage instructions in the following ways:

- You can create instructions and push them into the instruction queue. The BFM then removes the instructions out one-by-one and drives them on the interface.
- You can insert the instructions simultaneously at the beginning of the simulation.
- If there is no instruction to execute, the BFM drives unknown (X), except on the readra, readrb, and writerc control ports which are driven high.
- The results are inserted into a result queue. You can remove the result on an event basis, or at the end of the simulation.

### Parameters

<table>
<thead>
<tr>
<th>Table 14-1: Custom Instruction Master BFM Parameter Settings</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Option</strong></td>
</tr>
<tr>
<td>-------------------------------------------------------------</td>
</tr>
<tr>
<td><strong>General</strong></td>
</tr>
</tbody>
</table>
| Number of Operands to Use | 2 | 0, 1, 2 | Specifies the number of operands to use.
  - 0: no operands are used
  - 1: use dataa port only
  - 2: use dataa and datab ports |
| Fixed Length for Multi-cycle Mode | 2 | N/A | Specifies the fixed length for multi-cycle mode. |
| **Port Enables** | | | |
| Use Result Port | On | On/Off | When On, the interface includes a result pin. |
| Use Multi-cycle Mode | Off | On/Off | When On, the interface can include a start pin, a done pin, both pins, or neither pins. The result returns in any of the following conditions:
  - With a start signal—Result returns together with an instruction.
  - Without a start signal—Result returns with instruction on the bus at every clock cycle.
  - With a done signal—Result returns at any time.
  - Without a done signal—Result returns at a fixed cycle. |
| Using start port | On | On/Off | When On, the interface includes a start pin. |
| Using done port | On | On/Off | When On, the interface includes a done pin. |
| Use Extended Port | Off | On/Off | When On, the interface includes an n pin. |
| Extended Port Width | 1 | N/A | Specifies the width of the extended n port. |
| Use Internal Register a | Off | On/Off | When On, the interface includes the readra and a pins. |
### Nios II Custom Instruction API

#### event_instruction_start()

**Prototype:**

```c
void event_instruction_start();
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**
- `void`

**Description:** Indicates the instruction to be driven to the interface.

**Language support:** VHDL

#### event_result_received()

**Prototype:**

```c
void event_result_received();
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**
- `void`

**Description:** Indicates that a result was received.

**Language support:** VHDL
### event_unexpected_result_received()

**Prototype:**

```c
void event_unexpected_result_received()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**
- `void`

**Description:** Indicates that a result was received without an instruction.

**Language support:** VHDL

### event_instructions_completed()

**Prototype:**

```c
void event_instructions_completed()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**
- `void`

**Description:** Indicates that all instructions were executed.

**Language support:** VHDL

### event_max_instruction_queue_size()

**Prototype:**

```c
void event_max_instruction_queue_size()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**
- `void`

**Description:** Indicates that pending instructions exceed the maximum level.

**Language support:** VHDL

### event_min_instruction_queue_size()

**Prototype:**

```c
void event_min_instruction_queue_size()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**
- `void`

**Description:** Indicates that pending instructions are below the minimum level.

**Language support:** VHDL
### event_max_result_queue_size()

**Prototype:**
```c
void event_max_result_queue_size()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**
`void`

**Description:**
Indicates that the received result exceeds the maximum level.

**Language support:**
- VHDL

### event_min_result_queue_size()

**Prototype:**
```c
void event_min_result_queue_size()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: `bfm_id`

**Returns:**
`void`

**Description:**
Indicates that the received result is below the minimum level.

**Language support:**
- VHDL

### get_instruction_queue_size()

**Prototype:**
```c
int get_instruction_queue_size(int size)
```

**Arguments:**
- Verilog HDL: None
- VHDL: `instruction_queue_size`, `bfm_id`, `req_if(bfm_id)`

**Returns:**
`int size`

**Description:**
Returns the number of instructions in the queue.

**Language support:**
- Verilog HDL, VHDL
### get_result_delay()

**Prototype:**

```plaintext
int get_result_delay()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `result_delay, bfm_id, req_if(bfm_id)`

**Returns:**
- Width of the data (ci.data_t) that can contain the following variables:
  - `[Word_width-1:0]`
  - `[Ext_width-1:0]`
  - `[Addr_width-1:0]`

**Description:**
- Returns the result delay.

**Language support:**
- Verilog HDL, VHDL

### get_result_queue_size()

**Prototype:**

```plaintext
int get_result_queue_size(int size)
```

**Arguments:**
- `int size`

**Returns:**
- `int size`.

**Description:**
- Returns the number of results in the queue.

**Language support:**
- Verilog HDL, VHDL

### get_result_value()

**Prototype:**

```plaintext
string get_result_value()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `result_value, bfm_id, req_if(bfm_id)`

**Returns:**
- Width of the data (ci.data_t) that can contain the following variables:
  - `[Word_width-1:0]`
  - `Ext_width-1:0]`
  - `[Addr_width-1:0]`

**Description:**
- Returns the instruction result.

**Language support:**
- Verilog HDL, VHDL
### get_version()

**Prototype:**

```c
string get_version()
```

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

```c
string
```

**Description:**

Returns the BFM version as a string of three integers separated by periods. For example, version 13.1 sp1 is encoded as "13.1.1".

**Language support:**

Verilog HDL

### insert_instruction()

**Prototype:**

```c
void insert_instruction()
```

**Arguments:**

<table>
<thead>
<tr>
<th>Verilog HDL</th>
<th>VHDL</th>
</tr>
</thead>
<tbody>
<tr>
<td>ci_data_t dataa</td>
<td>ci_data_t dataa</td>
</tr>
<tr>
<td>ci_data_t datab</td>
<td>ci_data_t datab</td>
</tr>
<tr>
<td>ci_n_t n</td>
<td>ci_n_t n</td>
</tr>
<tr>
<td>ci_addr_t a</td>
<td>ci_addr_t a</td>
</tr>
<tr>
<td>ci_addr_t b</td>
<td>ci_addr_t b</td>
</tr>
<tr>
<td>ci_addr_t c</td>
<td>ci_addr_t c</td>
</tr>
<tr>
<td>logic readra</td>
<td>logic readra</td>
</tr>
<tr>
<td>logic readrb</td>
<td>logic readrb</td>
</tr>
<tr>
<td>logic writerc</td>
<td>logic writerc</td>
</tr>
<tr>
<td>ci_data_t idle</td>
<td>ci_data_t idle</td>
</tr>
<tr>
<td>int err_inj</td>
<td>int err_inj</td>
</tr>
</tbody>
</table>

**Returns:**

```c
void
```

**Description:**

A simplified API to set and push instructions.

**Language support:**

Verilog HDL, VHDL
### pop_result()

**Prototype:**

```c
void pop_result();
```

**Arguments:**
- Verilog HDL: None
- VHDL: `bfm_id, req_if(bfm_id)`

**Returns:**
- `void`

**Description:** Removes the result instruction from the queue before querying the contents.

**Language support:** Verilog HDL, VHDL

### push_instruction()

**Prototype:**

```c
void push_instruction();
```

**Arguments:**
- Verilog HDL: None
- VHDL: `bfm_id, req_if(bfm_id)`

**Returns:**
- `void`

**Description:** Inserts a new instruction into the queue.

**Language support:** Verilog HDL, VHDL

### retrieve_result()

**Prototype:**

```c
void retrieve_result();
```

**Arguments:**
- Verilog HDL: `output ci_data_t value`
- VHDL: `output ci_data_t value`

- Verilog HDL: `output bfmci_data_t_t_iddelay`
- VHDL: `output bfmci_data_t_t_iddelay`

- `bfm_id`
- `req_if(bfm_id)`

**Returns:**
- `void`

**Description:** A simplified API to remove and retrieve results.

**Language support:** Verilog HDL, VHDL
### set_ci_clk_en()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>void set_ci_clk_en()</th>
</tr>
</thead>
</table>
| Arguments: | Verilog HDL: bit enable  
|            | VHDL: bit enable, bfm_id, req_if(bfm_id) |
| Returns:   | void |
| Description: | Sets the ci_clk_en signal synchronously with the clock. |
| Language support: | Verilog HDL, VHDL |

### set_clock-enable_timeout()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>void set_clock_enable_timeout()</th>
</tr>
</thead>
</table>
| Arguments: | Verilog HDL: int timeout  
|            | VHDL: int timeout, bfm_id, req_if |
| Returns:   | void |
| Description: | Sets the timeout value for the clock enable. Sets the value to 0 (zero) to disable timeouts. |
| Language support: | Verilog HDL, VHDL |

### set_instruction_a()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>void set_instruction_a()</th>
</tr>
</thead>
</table>
| Arguments: | Verilog HDL: ci_addr_t address  
|            | VHDL: ci_addr_t address, bfm_id, req_if(bfm_id) |
| Returns:   | void |
| Description: | Sets the instruction register file address a value. |
| Language support: | Verilog HDL, VHDL |

### set_instruction_b()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>void set_instruction_b()</th>
</tr>
</thead>
</table>
| Arguments: | Verilog HDL: ci_addr_t address  
|            | VHDL: ci_addr_t address, bfm_id, req_if(bfm_id) |
| Returns:   | void |
| Description: | Sets the instruction register file address b value. |
| Language support: | Verilog HDL, VHDL |
### set_instruction_c()

**Prototype:**
```c
void set_instruction_c()
```

**Arguments:**
- `ci_addr_t address`
- `bfm_id`
- `req_if(bfm_id)`

**Returns:**
- `void`

**Description:**
Sets the instruction register file address `c` value.

**Language support:**
Verilog HDL, VHDL

### set_instruction_dataa()

**Prototype:**
```c
void set_instruction_dataa()
```

**Arguments:**
- `ci_data_t data`
- `bfm_id`
- `req_if(bfm_id)`

**Returns:**
- `void`

**Description:**
Sets the instruction `dataa` operand value.

**Language support:**
Verilog HDL, VHDL

### set_instruction_datab()

**Prototype:**
```c
void set_instruction_datab()
```

**Arguments:**
- `ci_data_t data`
- `bfm_id`
- `req_if(bfm_id)`

**Returns:**
- `void`

**Description:**
Sets the instruction `datab` operand value.

**Language support:**
Verilog HDL, VHDL

### set_instruction_err_inject()

**Prototype:**
```c
void set_instruction_err_inject()
```

**Arguments:**
- `int err_inj`
- `bfm_id`
- `req_if(bfm_id)`

**Returns:**
- `void`

**Description:**
Sets the instruction to execute in pre-defined error.

**Language support:**
Verilog HDL, VHDL
<table>
<thead>
<tr>
<th>Function Name</th>
<th>Prototype</th>
<th>Arguments</th>
<th>Returns</th>
<th>Description</th>
<th>Language support</th>
</tr>
</thead>
</table>
| set_instruction_idle() | void set_instruction_idle() | Verilog HDL: ci_data_t idle  
VHDL: ci_data_t idle, bfm_id, req_if(bfm_id) | void    | Sets the instruction idle value.                                           | Verilog HDL, VHDL |
| set_instruction_n()  | void set_instruction_n() | Verilog HDL: ci_n_t code  
VHDL: ci_n_t code, bfm_id, req_if(bfm_id) | void    | Sets the instruction extended opcode value n.                             | Verilog HDL, VHDL |
| set_instruction_readra() | void set_instruction_readra() | Verilog HDL: logic enable  
VHDL: logic enable, bfm_id, req_if(bfm_id) | void    | Sets the instruction register file read a value.                           | Verilog HDL, VHDL |
| set_instruction_readrb() | void set_instruction_readrb() | Verilog HDL: logic enable  
VHDL: logic enable, bfm_id, req_if(bfm_id) | void    | Sets the instruction register file read b value.                           | Verilog HDL, VHDL |
### set_instruction_timeout()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>void set_instruction_timeout()</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: int timeout</td>
</tr>
<tr>
<td></td>
<td>VHDL: int timeout, bfm_id, req_if(bfm_id)</td>
</tr>
<tr>
<td>Returns:</td>
<td>void</td>
</tr>
<tr>
<td>Description:</td>
<td>Sets the timeout value for an instruction. Sets the value to 0 (zero) to disable the timeout.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL, VHDL</td>
</tr>
</tbody>
</table>

### set_instruction_writerc()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>void set_instruction_writerc()</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: logic enable</td>
</tr>
<tr>
<td></td>
<td>VHDL: logic enable, bfm_id, req_if(bfm_id)</td>
</tr>
<tr>
<td>Returns:</td>
<td>void</td>
</tr>
<tr>
<td>Description:</td>
<td>Sets the instruction register file write c value.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL, VHDL</td>
</tr>
</tbody>
</table>

### set_max_instruction_queue_size()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>void set_max_instruction_queue_size(int size)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: int size</td>
</tr>
<tr>
<td></td>
<td>VHDL: int size, bfm_id, req_if(bfm_id)</td>
</tr>
<tr>
<td>Returns:</td>
<td>void</td>
</tr>
<tr>
<td>Description:</td>
<td>Sets the pending instruction queue size maximum threshold.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL, VHDL</td>
</tr>
</tbody>
</table>

### set_max_result_queue_size()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>void set_max_result_queue_size(int size)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>Verilog HDL: int size</td>
</tr>
<tr>
<td></td>
<td>VHDL: int size, bfm_id, req_if(bfm_id)</td>
</tr>
<tr>
<td>Returns:</td>
<td>void</td>
</tr>
<tr>
<td>Description:</td>
<td>Sets the pending result queue size maximum threshold.</td>
</tr>
<tr>
<td>Language support:</td>
<td>Verilog HDL, VHDL</td>
</tr>
</tbody>
</table>
### set_min_instruction_queue_size()

**Prototype:**

```c
void set_min_instruction_queue_size(int size);
```

**Arguments:**

- Verilog HDL: `int size`
- VHDL: `int size, bfm_id, req_if(bfm_id)`

**Returns:**

- `void`

**Description:**

Sets the pending instruction queue size minimum threshold.

**Language support:**

Verilog HDL, VHDL

### set_min_result_queue_size()

**Prototype:**

```c
void set_min_result_queue_size(int size);
```

**Arguments:**

- Verilog HDL: `int size`
- VHDL: `int size, bfm_id, req_if(bfm_id)`

**Returns:**

- `void`

**Description:**

Sets the pending result queue size minimum threshold.

**Language support:**

Verilog HDL, VHDL

### set_result_timeout()

**Prototype:**

```c
void set_result_timeout();
```

**Arguments:**

- Verilog HDL: `int timeout`
- VHDL: `int timeout, bfm_id, req_if(bfm_id)`

**Returns:**

- `void`

**Description:**

Sets the timeout value for a result. Set the value to 0 to disable timeout.

**Language support:**

Verilog HDL, VHDL

### signal_unexpected_result_received

**Prototype:**

- Verilog HDL: `signal_unexpected_result_received`
- VHDL: N.A.

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

- `void`

**Description:**

Signals that a result has been received without an instruction.

**Language support:**

Verilog HDL
<table>
<thead>
<tr>
<th>Function</th>
<th>Prototype</th>
<th>Arguments</th>
<th>Returns</th>
<th>Description</th>
<th>Language support</th>
</tr>
</thead>
<tbody>
<tr>
<td>signal_fatal_error</td>
<td>signal_fatal_error</td>
<td>Verilog HDL: None</td>
<td>void</td>
<td>Notifies the testbench that a fatal error has occurred in this module.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>signal_instructions_completed</td>
<td>signal_instructions_completed</td>
<td>Verilog HDL: None</td>
<td>void</td>
<td>Signals that all instructions in the BFM has been executed.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>signal_instruction_start</td>
<td>signal_instruction_start</td>
<td>Verilog HDL: None</td>
<td>void</td>
<td>Signals that an instruction has been driven to the interface.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>signal_max_instruction_queue_size</td>
<td>signal_max_instruction_queue_size</td>
<td>Verilog HDL: None</td>
<td>void</td>
<td>Signals that the maximum pending instruction queue size threshold has been exceeded.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VHDL: N.A.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Function</td>
<td>Prototype</td>
<td>Arguments</td>
<td>Returns</td>
<td>Description</td>
<td>Language support</td>
</tr>
<tr>
<td>--------------------------</td>
<td>-----------------------------------------------</td>
<td>-----------------------------------------------</td>
<td>---------</td>
<td>-----------------------------------------------------------------------------</td>
<td>------------------</td>
</tr>
<tr>
<td>signal_max_result_queue_size</td>
<td>signal_max_result_queue_size</td>
<td>Verilog HDL: None</td>
<td>void</td>
<td>Signals that the maximum pending result queue size threshold has been exceeded.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td>signal_min_instruction_queue_size</td>
<td>signal_min_instruction_queue_size</td>
<td>Verilog HDL: None</td>
<td>void</td>
<td>Signals that the pending instruction queue size is below the minimum threshold.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td>signal_min_result_queue_size</td>
<td>signal_min_result_queue_size</td>
<td>Verilog HDL: None</td>
<td>void</td>
<td>Signals that the pending result queue size is below the minimum threshold.</td>
<td>Verilog HDL</td>
</tr>
<tr>
<td>signal_result_received</td>
<td>signal_result_received</td>
<td>Verilog HDL: None</td>
<td>void</td>
<td>Signals that a result has been received.</td>
<td>Verilog HDL</td>
</tr>
</tbody>
</table>
You can use Nios II Custom Instruction Slave BFM to verify the following aspects of the Nios II custom instruction slave interface:

- Combinational and multicycle slave custom instructions
- Extended instructions

**Figure 15-1: Custom Instructions Slave BFM Block Diagram**

The Nios II Custom Instruction Slave BFM does not use queues to manage the instructions or results. Without queues, the BFM uses events to retrieve the instructions and to drive results. This method allows greater flexibility in controlling the output result. For example, driving a result when the interface is unknown. The BFM drives the old result onto the interface if you do not provide a new result for an instruction. If there is no instruction, the BFM drives unknown (X) on the interface.
## Parameters

### Table 15-1: Custom Instruction Slave BFM Parameter Settings

<table>
<thead>
<tr>
<th>Option</th>
<th>Default Value</th>
<th>Legal Values</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>General</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Number of Operands to Use</td>
<td>2</td>
<td>0,1,2</td>
<td>Specifies the number of operands to use.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- 0: no operands are used.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- 1: use dataa port only.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- 2: use dataa and datab ports.</td>
</tr>
<tr>
<td>Fixed Length for Multi-cycle Mode</td>
<td>2</td>
<td>N/A</td>
<td>Specifies the fixed length for multi-cycle mode.</td>
</tr>
<tr>
<td><strong>Port Enables</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Use Result Port</td>
<td>On</td>
<td>On/Off</td>
<td>When <strong>On</strong>, the interface includes a result pin.</td>
</tr>
<tr>
<td>Use Multi-cycle Mode</td>
<td>Off</td>
<td>On/Off</td>
<td>When <strong>On</strong>, the interface can include a start pin, a done pin, both pins, or neither pins. The result returns in any of the following conditions:</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- With a start signal—Result returns together with an instruction.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- Without a start signal—Result returns with instruction on the bus at every clock cycle.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- With a done signal—Result returns at any time.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- Without a done signal—Result returns at a fixed cycle.</td>
</tr>
<tr>
<td>Using start port</td>
<td>On/</td>
<td>On/Off</td>
<td>When <strong>On</strong>, the interface includes a start pin.</td>
</tr>
<tr>
<td>Using done port</td>
<td>On/</td>
<td>On/Off</td>
<td>When <strong>On</strong>, the interface includes a done pin.</td>
</tr>
<tr>
<td>Use Extended Port</td>
<td>Off</td>
<td>On/Off</td>
<td>When <strong>On</strong>, the interface includes a n pin.</td>
</tr>
<tr>
<td>Extended Port Width</td>
<td>1</td>
<td>N/A</td>
<td>Specifies the width of the extended n port.</td>
</tr>
<tr>
<td>Use Internal Register a</td>
<td>Off</td>
<td>On/Off</td>
<td>When <strong>On</strong>, the interface includes the readra and a pins.</td>
</tr>
<tr>
<td>Use Internal Register b</td>
<td>Off</td>
<td>On/Off</td>
<td>When <strong>On</strong>, the interface includes the readrb and b pins.</td>
</tr>
<tr>
<td>Use Internal Register c</td>
<td>Off</td>
<td>On/Off</td>
<td>When <strong>On</strong>, the interface includes the readrc and c pins.</td>
</tr>
<tr>
<td><strong>Miscellaneous Properties</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VHDL BFM ID</td>
<td>0</td>
<td>0–1023</td>
<td>For VHDL BFMs only. Use this option to assign a unique number to each BFM in the testbench design.</td>
</tr>
</tbody>
</table>
## Nios II Custom Instruction Slave BFM API

### event_known_instruction_received()

**Prototype:**

```c
void event_known_instruction_received()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**
- void

**Description:**
Indicates that a change occurred on the instruction interface and there is no unknown value.

**Language support:**
- VHDL

### event_instruction_inconsistent()

**Prototype:**

```c
void event_instruction_inconsistent()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**
- void

**Description:**
Indicates that an instruction changed before the previous instruction finished.

**Language support:**
- VHDL

### event_instruction_unchanged()

**Prototype:**

```c
void event_instruction_unchanged()
```

**Arguments:**
- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:**
- void

**Description:**
Indicates that an instruction sampled on the interface has not changed from the previous instruction.

**Language support:**
- VHDL
### event_result_driven()

**Prototype:** event_result_driven()

**Arguments:**
- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:** void

**Description:** Indicates that the result will be driven out from the slave.

**Language support:** VHDL

### event_result_done()

**Prototype:** event_result_done()

**Arguments:**
- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:** void

**Description:** Indicates that the master accepted the result.

**Language support:** VHDL

### event_unknown_instruction_received()

**Prototype:** event_unknown_instruction_received()

**Arguments:**
- Verilog HDL: N.A.
- VHDL: bfm_id

**Returns:** void

**Description:** Indicates that a change occurred on the instruction interface and there is an unknown value.

**Language support:** VHDL
### get_ci_clk_en()

**Prototype:**

```c
void get_ci_clk_en(bit enable)
```

**Arguments:**

- Verilog HDL: None
- VHDL: `clk_en`, `bfm_id`, `req_if(bfm_id)`

**Returns:**

- `bit enable`

**Description:**

Retrieves the clock enable signal.

**Language support:**

Verilog HDL, VHDL

---

### get_instruction_a()

**Prototype:**

```c
string get_instruction_a()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `instruction_a`, `bfm_id`, `req_if(bfm_id)`

**Returns:**

- `ci_addr_t`

**Description:**

Retrieves the instruction register file address a value.

**Language support:**

Verilog HDL, VHDL

---

### get_instruction_b()

**Prototype:**

```c
string get_instruction_b()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `instruction_b`, `bfm_id`, `req_if(bfm_id)`

**Returns:**

- `ci_addr_t`

**Description:**

Retrieves the instruction register file address b value.

**Language support:**

Verilog HDL, VHDL

---

### get_instruction_c()

**Prototype:**

```c
string get_instruction_c()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `instruction_c`, `bfm_id`, `req_if(bfm_id)`

**Returns:**

- `ci_addr_t`

**Description:**

Retrieves the instruction register file address c value.

**Language support:**

Verilog HDL, VHDL
### get_instruction_dataa()

**Prototype:**
```c
void get_instruction_dataa()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `instruction_dataa, bfm_id, req_if(bfm_id)`

**Returns:**
`ci_data_t data`

**Description:** Retrieves the instruction `data` operand value.

**Language support:** Verilog HDL, VHDL

### get_instruction_datab()

**Prototype:**
```c
void get_instruction_datab()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `instruction_datab, bfm_id, req_if(bfm_id)`

**Returns:**
`ci_data_t data`

**Description:** Retrieves the instruction `datab` operand value.

**Language support:** Verilog HDL, VHDL

### get_instruction_idle()

**Prototype:**
```c
void get_instruction_idle()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `instruction_idle, bfm_id, req_if(bfm_id)`

**Returns:**
`ci_data_t data`

**Description:** Retrieves the pre-instruction `idle` value.

**Language support:** Verilog HDL, VHDL

### get_instruction_n()

**Prototype:**
```c
void get_instruction_n()
```

**Arguments:**
- Verilog HDL: None
- VHDL: `instruction_n, bfm_id, req_if(bfm_id)`

**Returns:**
`ci_n_t`

**Description:** Retrieves the instruction extended opcode value `n`.

**Language support:** Verilog HDL, VHDL
### get_instruction_readra()

**Prototype:**

```
logic get_instruction_readra()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `instruction_readra`, `bfm_id`, `req_if(bfm_id)`

**Returns:**

```
logic
```

**Description:** Retrieves the instruction register file read a value.

**Language support:** Verilog HDL, VHDL

### get_instruction_readrb()

**Prototype:**

```
logic get_instruction_readrb()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `instruction_readrb`, `bfm_id`, `req_if(bfm_id)`

**Returns:**

```
logic
```

**Description:** Retrieves the instruction register file read b value.

**Language support:** Verilog HDL, VHDL

### get_instruction_writerc()

**Prototype:**

```
logic get_instruction_writerc()
```

**Arguments:**

- Verilog HDL: None
- VHDL: `instruction_writerc`, `bfm_id`, `req_if(bfm_id)`

**Returns:**

```
logic
```

**Description:** Retrieves the instruction register file write c value.

**Language support:** Verilog HDL, VHDL
### get_version()

**Prototype:**
```
string get_version()
```

**Arguments:**
- Verilog HDL: None
- VHDL: N.A.

**Returns:**
```string```

**Description:**
Returns BFM version as a string of three integers separated by periods. For example, version 10.1 sp1 is encoded as "10.1.1".

**Language support:**
Verilog HDL

---

### insert_result()

**Prototype:**
```
void insert_result()
```

**Arguments:**
- Verilog HDL:
  ```
ci_data_t value
 -ci_data_t delay
  int err_inj
  bfm_id
  req_if(bfm_id)
  ```
- VHDL:
  ```
ci_data_t value
 -ci_data_t delay
  int err_inj
  bfm_id
  req_if(bfm_id)
  ```

**Returns:**
```void```

**Description:**
A simplified API to set results.

**Language support:**
Verilog HDL, VHDL
### retrieve_instruction()

**Prototype:**

```plaintext
void retrieve_instruction.
```

**Arguments:**

- Verilog HDL:
  - `output ci_data_t dataa`
  - `output ci_data_t datab`
  - `output ci_n_t n`
  - `output ci_addr_t a`
  - `output ci_addr_t b`
  - `output ci_addr_t c`
  - `output logic readra`
  - `output logic readrb`
  - `output logic writerc`
  - `output ci_data_t idle`

- VHDL:
  - `output ci_data_t dataa`
  - `output ci_data_t datab`
  - `output ci_n_t n`
  - `output ci_addr_t a`
  - `output ci_addr_t b`
  - `output ci_addr_t c`
  - `output logic readra`
  - `output logic readrb`
  - `output logic writerc`
  - `output ci_data_t idle`

**Returns:**

- Verilog HDL: `bfm_id`
- VHDL: `req_if(bfm_id)`

**Description:**
A simplified API to retrieve instruction.

**Language support:** Verilog HDL, VHDL

### set_clock_enable_timeout()

**Prototype:**

```plaintext
void set_clock_enable_timeout()
```

**Arguments:**

- Verilog HDL: `int timeout`
- VHDL: `int timeout, bfm_id, req_if(bfm_id)`

**Returns:**

- Verilog HDL: `void`
- VHDL: `void`

**Description:**
Sets the timeout value for the clock enable. Set the value to 0 to disable timeout.

**Language support:** Verilog HDL, VHDL
### set_instruction_a()

**Prototype:**

```c
void set_instruction_a()
```

**Arguments:**

- Verilog HDL: `ci_addr_t address`
- VHDL: `ci_addr_t address, bfm_id, req_if(bfm_id)`

**Returns:**

```c
void
```

**Description:**

Sets the instruction register file address `a` value.

**Language support:**

Verilog HDL, VHDL

---

### set_instruction_b()

**Prototype:**

```c
void set_instruction_b()
```

**Arguments:**

- Verilog HDL: `ci_addr_t address`
- VHDL: `ci_addr_t address, bfm_id, req_if(bfm_id)`

**Returns:**

```c
void
```

**Description:**

Sets the instruction register file address `b` value.

**Language support:**

Verilog HDL, VHDL

---

### set_instruction_c()

**Prototype:**

```c
void set_instruction_c()
```

**Arguments:**

- Verilog HDL: `ci_addr_t address`
- VHDL: `ci_addr_t address, bfm_id, req_if(bfm_id)`

**Returns:**

```c
void
```

**Description:**

Sets the instruction register file address `c` value.

**Language support:**

Verilog HDL, VHDL

---

### set_instruction_timeout()

**Prototype:**

```c
void set_instruction_timeout()
```

**Arguments:**

- Verilog HDL: `int timeout`
- VHDL: `int timeout, bfm_id, req_if(bfm_id)`

**Returns:**

```c
void
```

**Description:**

Sets the timeout value for an instruction. Set the value to 0 to disable timeouts.

**Language support:**

Verilog HDL, VHDL
### set_result_delay()

**Prototype:**
```c
void set_result_delay()
```

**Arguments:**
- Verilog HDL: `ci_data_t delay`
- VHDL: `ci_data_t delay, bfm_id, req_if(bfm_id)`

**Returns:**
```c
void
```

**Description:** Sets the instruction result delay.

**Language support:** Verilog HDL, VHDL

### set_result_err_inject()

**Prototype:**
```c
void set_result_err_inject()
```

**Arguments:**
- Verilog HDL: `int err_inj`
- VHDL: `int err_inj, bfm_id, req_if`

**Returns:**
```c
void
```

**Description:** Sets the instruction result to execute in pre-defined error.

**Language support:** Verilog HDL, VHDL

### set_result_value()

**Prototype:**
```c
void set_result_value()
```

**Arguments:**
- Verilog HDL: `ci_data_t value`
- VHDL: `ci_data_t value, bfm_id, req_if(bfm_id)`

**Returns:**
```c
void
```

**Description:** Sets the instruction result.

**Language support:** Verilog HDL, VHDL

### signal_fatal_error

**Prototype:**
```c
signal_fatal_error
```

**Arguments:**
- Verilog HDL: None
- VHDL: N.A.

**Returns:**
```c
void
```

**Description:** Notifies the testbench that a fatal error has occurred in this module.

**Language support:** Verilog HDL
### signal_instructions_inconsistent

**Prototype:**

<table>
<thead>
<tr>
<th>signal_instructions_inconsistent</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

- void

**Description:**

Signals that an instruction has changed while the previous instruction has not completed.

**Language support:**

- Verilog HDL

### signal_known_instruction_received

**Prototype:**

<table>
<thead>
<tr>
<th>signal_known_instruction_received</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

- void

**Description:**

Signals that a change has occurred on the instruction interface and there is no unknown value.

**Language support:**

- Verilog HDL

### signal_result_done

**Prototype:**

<table>
<thead>
<tr>
<th>signal_result_done</th>
</tr>
</thead>
</table>

**Arguments:**

- Verilog HDL: None
- VHDL: N.A.

**Returns:**

- void

**Description:**

Signals that a result has been received by the master.

**Language support:**

- Verilog HDL
### signal_result_driven

**Prototype:**
```
signal_result_driven
```

**Arguments:**
- Verilog HDL: None
- VHDL: N.A.

**Returns:**
```
void
```

**Description:**
Signals that a result has been driven from the slave interface.

**Language support:**
- Verilog HDL

---

### signal_unknown_instruction_received

**Prototype:**
```
signal_unknown_instruction_received
```

**Arguments:**
- Verilog HDL: None
- VHDL: N.A.

**Returns:**
```
void
```

**Description:**
Signals that a change has occurred on the instruction interface and there is an unknown value.

**Language support:**
- Verilog HDL
This testbench shows how to use Avalon-ST Source and Sink BFMs to verify an Avalon-ST component using a Qsys-generated testbench. In this example, the Avalon-ST Single-Clock FIFO buffer is the DUT. The testbench includes both the Avalon-ST Source and Sink BFMs to verify the DUT behavior.

The following software and file are required to run the test:

- Quartus II software, version 12.0 or higher.
- ModelSim-AE software that you installed with the Quartus II software.

The `ug_avalon_verification.zip` file. This design example file is available for download at [www.altera.com/literature/ug/ug_avalon_verification.zip](http://www.altera.com/literature/ug/ug_avalon_verification.zip).

This testbench is available for Verilog HDL. Refer to the link below for an example VHDL testbench.

**Related Information**

Avalon-MM VHDL Testbench Description on page 17-6

**Verifying Avalon-ST DUT**

The following figure shows the testbench to verify the Avalon-ST Single-Clock FIFO buffer using the Avalon-ST Source and Sink BFMs. The testbench includes the following components:

- The Avalon Clock Source BFM provides the clock to the DUT.
- The Reset Source BFM provides the reset to the DUT.
- The Avalon-ST Source BFM connects to the DUT and drives transactions.
- The Avalon-ST Sink BFM monitors transactions from the Avalon-ST Single-Clock FIFO buffer.
- The test program controls the BFMs using the BFM API to drive and monitor transactions.

**Figure 16-1: Top-Level Testbench for Avalon-ST DUT Component**

---

## Understanding the Test Steps

The test flow includes the following steps:

1. The test program initializes the BFMs.
2. The test program runs the following three parallel processes:

   a. Process 1 creates and sends four test transactions to the source BFM. The transactions consist of the following six Avalon-ST signals: data, channel, error, empty, startofpacket, endofpacket, and idle. The Avalon-ST Source BFM drives the transactions to the Avalon-ST Single-Clock FIFO buffer. In addition, the Avalon-ST Source BFM keeps a local copy of the transactions for future reference. The Avalon-ST Source BFM prints the transaction values in the ModelSim transcript console.

   b. Process 2 controls the Avalon-ST Sink BFM. When the Avalon-ST Sink BFM receives a transaction, it completes the following steps:

      - It reads the transaction values.
      - It prints the transaction values on the ModelSim transcript console.
      - It compares the values it receives to the values from the Avalon-ST Source BFM.
      - It reports any mismatch in values as failures.
      - During this process, the Avalon-ST Sink BFM backpressures the Avalon-ST Single-Clock FIFO buffer.

   c. Process 3 measures the response latency when the Avalon-ST Single-Clock FIFO buffer backpressures the Avalon-ST Source BFM. The Avalon-ST Source BFM prints the transaction values on the ModelSim transcript console.
3. The parallel processes terminate when the Avalon-ST Source and Sink BFM transaction queues are empty and all four transactions are complete.

4. The test program prints a pass or fail message in the ModelSim transcript console. The test passes if the following condition is met: All transactions the Source BFM sends to the Single-Clock FIFO buffer match the transactions received by the Sink BFM.

Setting up the Test

In this section you generate a testbench system in Qsys for the DUT.

Before you run the design file, unzip the `ug_avalon_verification.zip` file to a working directory on your hard drive. This location is referred to as `<working_directory>`.

1. On the Windows Start menu, point to All Programs, then Altera, and click Quartus II>`<version_number>` to run the Quartus II software.

2. On the File menu, click Open. Select `st_bfm_project.qpf` located in `<working_directory>/ug_avalon_verification/qsys`.

3. On the Tools menu, click Qsys.

4. On the Qsys File menu, open `st_bfm_qsys_tutorial.qsys`. This is a blank Qsys system.

5. On the Device Family tab, for Device family, select Stratix V. (You can leave the actual Device unknown.

6. Type `fifo` in the search box located in the Component Library panel. From the search results, double-click on the Avalon-ST Single Clock FIFO component.

7. In the parameter editor, change the parameter values to match the values listed in the following table.

**Table 16-1: Avalon-ST Single Clock FIFO Parameter Values**

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Symbols per beat</td>
<td>4</td>
</tr>
<tr>
<td>Bits per symbol</td>
<td>8</td>
</tr>
<tr>
<td>FIFO depth</td>
<td>2</td>
</tr>
<tr>
<td>Channel width</td>
<td>3</td>
</tr>
<tr>
<td>Error width</td>
<td>3</td>
</tr>
<tr>
<td>Use packets</td>
<td>On</td>
</tr>
<tr>
<td>Use fill level</td>
<td>Off</td>
</tr>
<tr>
<td>Use store and forward</td>
<td>Off</td>
</tr>
<tr>
<td>Use almost full status</td>
<td>Off</td>
</tr>
<tr>
<td>Use almost empty status</td>
<td>Off</td>
</tr>
<tr>
<td>Enable explicit maxChannel</td>
<td>Off</td>
</tr>
<tr>
<td>Explicit maxChannel</td>
<td>Off</td>
</tr>
</tbody>
</table>

8. Click Finish.

9. Right-click on the `sc_fifo_0` component and select Rename. Rename the component to `dut`.

10. On the System Contents tab, in the Export column, rename the exported interface names to match the names listed in the table.
Generating a Qsys Testbench System

Follow these steps to generate a testbench system for the DUT:

1. On the Generation tab, select Generate Testbench.
2. Change the parameter values to match the values listed in the table.

Table 16-3: Generation Tab Parameter Values

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Simulation</td>
<td></td>
</tr>
<tr>
<td>Create testbench Qsys system</td>
<td>Standard, BFMs for standard Qsys Interfaces</td>
</tr>
<tr>
<td>Create simulation model</td>
<td>Verilog</td>
</tr>
<tr>
<td>Allow mixed-language simulation</td>
<td>Leave this option off</td>
</tr>
<tr>
<td>Output Directory</td>
<td></td>
</tr>
<tr>
<td>Testbench</td>
<td>working_directory/ug_avalon_verification/qsys/st_bfm_qsys_tutorial</td>
</tr>
</tbody>
</table>

3. Click Generate. Save the system if you are prompted to do so. Do not close the Qsys window after successful generation.

Note: The test program for this tutorial is located in <working_directory>/ug_avalon_verification/qsys/st_bfm_qsys_tutorial.

Setting up the Simulation Environment

To set up the simulation environment for your test program, open your ModelSim script file (.tcl or .do). Set the hierarchy variables used in the Qsys-generated simulation script (msim_setup.tcl). The ModelSim script file (load_sim.tcl) included with this tutorial has the correct hierarchy variable settings. The following coding examples show how to set up the hierarchical variables used in the Qsys-generated simulation model.

Table 16-4: Coding Examples to Set Hierarchy Variables

<table>
<thead>
<tr>
<th>Hierarchy Variables Coding Example</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>set TOP_LEVEL_NAME “top”</td>
<td>Sets the name of the top level file that instantiates the Qsys-generated testbench system and the test program.</td>
</tr>
</tbody>
</table>

Table 16-2: Avalon-ST Single Clock FIFO Exported Interface Names

<table>
<thead>
<tr>
<th>Interface Name</th>
<th>Description</th>
<th>Export Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Clock Input</td>
<td>clk</td>
</tr>
<tr>
<td>clk_reset</td>
<td>Reset Input</td>
<td>reset</td>
</tr>
<tr>
<td>in</td>
<td>Avalon Streaming Sink</td>
<td>st_in</td>
</tr>
<tr>
<td>out</td>
<td>Avalon Streaming Source</td>
<td>st_out</td>
</tr>
</tbody>
</table>
Running the Simulation

In this section, you run a simulation in the ModelSim-Altera software on the testbench that you created. To complete this simulation, use the test program provided in the design files to provide the stimulus. By default, `msim_setup.tcl` compiles the BFM source files into different libraries. In this tutorial, the BFM source files must be in a single library.

Complete the following steps to compile the source files to a single directory:

1. In Qsys, on the Tools menu click Nios II Command Shell.
2. In Nios II Command Shell, change the directory to `<working_directory>/ug_avalon_verification/qsys`.
3. Type the following command and hit enter:
   ```bash
   ip-make-simscript --spd=st_bfm_qsys_tutorial_tb.spd --output-directory=./st_bfm_qsys_tutorial/testbench/ --compile-to-work
   ```
4. To run the simulation, start the ModelSim-Altera software.
6. Navigate to `<working_directory>/ug_avalon_verification/qsys/user_test_program` directory, and click OK.
7. On the Compile menu, click Compile Options.
8. Click the Verilog & System Verilog tab.
9. In the Language Syntax box, select Use SystemVerilog and click OK.

   **Note:** Ensure you activate your cursor on the ModelSim-Altera Transcript window, otherwise the Load function is disabled.

11. Select `load_sim.tcl`, and click Open. The Tcl file creates a new working library, compiles all source files, runs simulation, and loads signals into the ModelSim waveform viewer.
12. To run the simulation, type the following command in the ModelSim-Altera transcript console:
   ```bash
   run 1200 ns
   ```

   **Note:** You can run the `h` command to show the available options for the `msim_setup.tcl` macro script.
Observing the Results

You can view the simulation results in the following two ways:

- In the ModelSim transcript console
- In the waveforms window

The transcript ModelSim transcript provides the following information:

- When the Avalon-ST source BFM drives a transaction, it also prints the transaction to the ModelSim transcript window.
- The Avalon-ST Sink BFM also prints the transactions it receives on the transcript window.
- The Avalon-ST Sink BFM compares the transaction it receives with the one sent by the Avalon-ST Source BFM. The results of the comparison are printed on the transcript window.
- The idles values for the source and sink are different:
  - The Avalon-ST Source BFM sets the number of idle cycles to zero using the `set_transaction_idles` function.
  - The Avalon-ST Sink BFM waits for three cycles before receiving the first transaction. The three-cycle delay is necessary for the transaction to propagate from the input to the output of the sink FIFO buffer.
  - The difference in values for the idle field is not an error. The Avalon-ST interface protocol allows source and sink components to have different latencies.

The following example shows the ModelSim transcript for the source response latency. This latency is the number of clock cycles the Avalon-ST Single-Clock FIFO buffer takes when the Avalon-ST Single-Clock FIFO buffer backpressures the Avalon-ST Source BFM. The third response shows a non-zero response latency. During the third transaction, the Avalon-ST Single-Clock FIFO buffer is full. It is not able to receive the transaction. As a result, the Avalon-ST Single-Clock FIFO buffer backpressures the Avalon-ST Source BFM.

```plaintext
# 1030000:INFO:top.pgm.test_threads.source_response_thread: Source response latency 0
# 1050000:INFO:top.pgm.test_threads.source_response_thread: Source response latency 0
# 1090000:INFO:top.pgm.test_threads.source_response_thread: Source response latency 1
# 1110000:INFO:top.pgm.test_threads.source_response_thread: Source response latency 0
```
Figure 16-2: Timing from ModelSim Simulation

This figure shows the simulation timing from the ModelSim wave window.

---

Source BFM
- src_data[31:0]
- src_channel[2:0]
- src_valid
- src_startofpacket
- src_endofpacket
- src_error[2:0]
- src_empty[1:0]
- src_ready

DUT (SC FIFO)
- st_in_data[31:0]
- st_in_valid
- st_in_ready
- st_in_startofpacket
- st_in_endofpacket
- st_in_empty[1:0]
- st_in_channel[2:0]
- st_out_data[31:0]
- st_out_valid
- st_out_ready
- st_out_startofpacket
- st_out_endofpacket
- st_out_empty[1:0]
- st_out_channel[2:0]

Sink BFM
- sink_data[31:0]
- sink_channel[2:0]
- sink_valid
- sink_startofpacket
- sink_endofpacket
- sink_error[2:0]
- sink_empty[1:0]
- sink_ready
Avalon-MM Verilog HDL and VHDL Testbenches

Altera provides the Avalon-MM example testbench for both Verilog HDL and VHDL.

There are two versions of the Avalon-MM testbench. The first version tests a single Avalon-MM Master and Slave pair. The second version includes two Avalon-MM Masters. Each Avalon-MM Master connects to two Avalon-MM Slaves.

All of the testbench examples are included in `ug_avalon_verification.zip`. This file is available on the Altera website as `www.altera.com/literature/ug/ug_avalon_verification.zip`.

Avalon-MM Verilog HDL Testbench Description

At the top-level, the Verilog HDL version of the Avalon-MM testbench includes two modules:

- The System Under Test - This module includes the Avalon-MM Master and Slaves components, the Avalon-MM Master and Slave BFMs, and the Interconnect.
- The Test Program - The module includes Master Command, Master Response, and Slave Threads.

Figure 17-1: Verilog HDL Testbench for Two Avalon-MM Masters and Slaves

The Master Command Thread performs the following functions:

- Generates random commands
- Passes the commands to Avalon-MM Master BFMs
- Saves the commands in a FIFO for command and response verification

© 2014 Altera Corporation. All rights reserved. ALTERA, ARRRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at `www.altera.com/common/legal.html`. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera’s standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.
The Slave Thread performs the following functions:

- Randomly sets backpressure cycles to Avalon-MM Slave BFM
- Waits for valid commands
- Retrieves valid commands from the Avalon-MM Slave BFM
- Verifies commands against the expected command
- Sends read data for read commands. The read data is saved in a FIFO for verification

The Master Response Thread performs the following functions:

- Waits for valid read data responses
- Retrieves read responses from the BFM
- Verifies the read response against the expected data

The test program sends the following transaction types:

- Non-bursting writes
- Non-bursting reads
- Bursting writes
- Bursting reads

Running the Verilog HDL Testbench for a Single Avalon-MM Master and Slave Pair

1. Unzip `ug_avalon_verification.zip` to a working directory.
2. Open `<working_dir>/avlm_avls_1x1.qsys`.
3. Complete the following steps to generate the testbench:
   a. On the Generate menu, select Generate HDL.
   b. Specify the parameters shown in the following table:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Synthesis</strong></td>
<td></td>
</tr>
<tr>
<td>Create HDL design files for synthesis</td>
<td>Leave this option off</td>
</tr>
<tr>
<td>Create timing and resource estimates for third-party EDA synthesis tools</td>
<td>Leave this option off</td>
</tr>
<tr>
<td>Create block symbol file (.bsf)</td>
<td>Leave this option on</td>
</tr>
<tr>
<td><strong>Simulation</strong></td>
<td></td>
</tr>
<tr>
<td>Create simulation model</td>
<td>Verilog</td>
</tr>
<tr>
<td>Allow mixed-language simulation</td>
<td>Leave this option off</td>
</tr>
<tr>
<td><strong>Output Directory</strong></td>
<td></td>
</tr>
<tr>
<td>Path</td>
<td><code>&lt;working_dir&gt;/avlm_avls_1x1</code></td>
</tr>
</tbody>
</table>

c. Click Generate.
The Qsys **Generate** window displays informational messages as it generates the testbench.

d. Close the **Generate** window.

4. Start the ModelSim® simulator.

5. To run the simulation, type the following command in your working directory:

```plaintext
do run_simulation.tcl
```

This command compiles all the required HDL files, elaborates, and runs the simulation.

**Example 17-1: Timing for a Write Burst with a Burst Count of Four**

**Figure 17-2: Timing for a Read with Burst Count of Three**
Running the Verilog HDL Testbench for the Two Avalon-MM Masters and Slaves

1. Unzip `ug_avalon_verification.zip` to a working directory.
2. Open `<working_dir>/avlm_avls_2x2.qsys`.
3. Complete the following steps to generate the testbench:
   a. On the Generate menu, select **Generate HDL**.
   b. Specify the parameters shown in the following table:

**Table 17-2: Generation Parameters**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Create HDL design files for synthesis</td>
<td>Leave this option off</td>
</tr>
<tr>
<td>Create timing and resource estimates for third-party EDA synthesis tools</td>
<td>Leave this option off</td>
</tr>
<tr>
<td>Create block symbol file (.bsf)</td>
<td>Leave this option on</td>
</tr>
<tr>
<td>Create simulation model</td>
<td>Verilog</td>
</tr>
<tr>
<td>Allow mixed-language simulation</td>
<td>Leave this option off</td>
</tr>
<tr>
<td>Output Directory</td>
<td><code>&lt;working_dir&gt;/avlm_avls_2x2</code></td>
</tr>
</tbody>
</table>

c. Click **Generate**.
   The Qsys **Generate** window displays informational messages as it generates the testbench.

d. Close the **Generate** window.

4. Start the ModelSim simulator.
5. To run the simulation, type the following command in your working directory:

```
do run_simulation.tcl
```

This command compiles all the required HDL files, elaborates, and runs the simulation.
Figure 17-3: Avalon-MM Master0 and Slave0 Writes
Avalon-MM VHDL Testbench Description

At the top-level, the VHDL HDL version of the Avalon-MM testbench includes two modules:

- The System Under Test - This module includes the Avalon-MM Master and Slaves components and the Avalon-MM Master and Slave BFMcs.
- The Test Program - The module includes Master Command and Slave Threads.

**Figure 17-5: VHDL Testbench for Two Avalon-MM Masters and Slaves**
The Master Command Thread performs the following functions:

- Generates random commands
- Passes the commands to Avalon-MM Master BFM
- Saves the commands in a FIFO for command and response verification
- For read commands, the master waits for a valid response and verifies it against the expected read data.

The Slave Thread performs the following functions:

- Randomly sets backpressure cycles to Avalon-MM Slave BFM
- Waits for valid commands
- Retrieves valid commands from the Avalon-MM Slave BFM
- Verifies commands against the expected command
- Sends read data for read commands. The read data is saved in a FIFO for verification

The test program sends the following transaction types:

- Non-bursting writes
- Non-bursting reads
- Bursting writes
- Bursting reads

**Running the Testbench for a Single Avalon-MM Master and Slave Pair**

1. Unzip `ug_avalon_verification.zip` to a working directory.
2. Open `<working_dir>/avlm_avls_1x1.qsys`.
3. Complete the following steps to generate the testbench:
   a. On the Generate menu, select `Generate HDL`.
   b. Specify the parameters shown in the following table:

   **Table 17-3: Generation Parameters**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Synthesis</strong></td>
<td></td>
</tr>
<tr>
<td>Create HDL design files for synthesis</td>
<td>Leave this option off</td>
</tr>
<tr>
<td>Create timing and resource estimates for third-party</td>
<td>Leave this option off</td>
</tr>
<tr>
<td>EDA synthesis tools</td>
<td></td>
</tr>
<tr>
<td>Create block symbol file (.bsf)</td>
<td>Leave this option on</td>
</tr>
<tr>
<td><strong>Simulation</strong></td>
<td></td>
</tr>
<tr>
<td>Create simulation model</td>
<td>VHDL</td>
</tr>
<tr>
<td>Allow mixed-language simulation</td>
<td>Leave this option off</td>
</tr>
<tr>
<td><strong>Output Directory</strong></td>
<td></td>
</tr>
<tr>
<td>Path</td>
<td><code>&lt;working_dir&gt;/avlm_avls_1x1</code></td>
</tr>
</tbody>
</table>

c. Click `Generate`. 
Running the Testbench for a Single Avalon-MM Master and Slave Pair

The Qsys **Generate** window displays informational messages as it generates the testbench. 

d. Close the **Generate** window.

4. Start the ModelSim® simulator.

5. To run the simulation, type the following command in your working directory:
   
   ```
do run_simulation.tcl
   ```

   This command compiles all the required HDL files, elaborates, and runs the simulation.

---

**Figure 17-6: Timing for a Write Burst with a Burst Count of Five**

![Timing Diagram for Write Burst with Burst Count of Five](image)

**Figure 17-7: Timing for a Read with a Burst Count of Six**

![Timing Diagram for Read with Burst Count of Six](image)
Running the Testbench for Two Avalon-MM Masters Slaves

1. Unzip `ug_avalon_verification.zip` to a working directory.
2. Open `<working_dir>/avlm_avls_2x2.qsys`.
3. Complete the following steps to generate the testbench:
   a. On the Generate menu, select Generate HDL.
   b. Specify the parameters shown in the following table:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Synthesis</td>
<td></td>
</tr>
<tr>
<td>Create HDL design files for synthesis</td>
<td>Leave this option off</td>
</tr>
<tr>
<td>Create timing and resource estimates for third-party EDA synthesis tools</td>
<td>Leave this option off</td>
</tr>
<tr>
<td>Create block symbol file (.bsf)</td>
<td>Leave this option on</td>
</tr>
<tr>
<td>Simulation</td>
<td></td>
</tr>
<tr>
<td>Create simulation model</td>
<td>VHDL</td>
</tr>
<tr>
<td>Allow mixed-language simulation</td>
<td>Leave this option off</td>
</tr>
<tr>
<td>Output Directory</td>
<td></td>
</tr>
<tr>
<td>Path</td>
<td><code>&lt;working_dir&gt;/avlm_avls_2x2</code></td>
</tr>
</tbody>
</table>

   c. Click Generate.
      The Qsys Generate window displays informational messages as it generates the testbench.
   d. Close the Generate window.
4. Start the ModelSim simulator.
5. To run the simulation, type the following command in your working directory:

   ```
do run_simulation.tcl
   ```

   This command compiles all the required HDL files, elaborates, and runs the simulation.
Using the VHDL BFMs

The Quartus II software version 13.0 and higher provides VHDL BFM support in Qsys. To use a VHDL BFM, your test program must include the appropriate VHDL package. For example, to use the Avalon-MM
master BFM, include the package for this BFM in your test program. Packages are named: `<BFM type or component name>_vhdl_pkg`

The VHDL BFM design and simulation flow is similar to the Verilog HDL flow, and involves the following steps:

1. Create the system design in Qsys.
2. Generate the testbench design in the Qsys Generation tab. Qsys automatically assigns a unique ID (0 to 1023) to each VHDL BFM instance in the testbench design.

**Note:** You can implement up to 1,024 instances of a particular BFM component.

   1. Open the testbench system in Qsys.
   2. (Optional) Make changes as needed to the BFM, such as changing the BFM instance name or the VHDL BFM ID. You change the ID with the `VHDL BFM ID` option.

**Note:** The VHDL BFM ID is only applicable for VHDL BFMs. The parameter appears in the top-level HDL for both Verilog HDL and VHDL files. However, Verilog HDL systems ignore this setting.

   1. Generate a VHDL simulation model of the testbench design.
   2. Create a custom test program.
   3. Compile and load the Qsys design and testbench in a simulator.
   4. Run the simulation.

For information about creating a Verilog HDL testbench click on the link below.

**Related Information**

Avalon-ST Verilog HDL Testbench on page 16-1
The following table shows the revision history for this document.

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>June 2014</td>
<td>3.3</td>
<td>Made the following changes:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Revised the VHDL API arguments. The following changes were made for</td>
</tr>
<tr>
<td></td>
<td></td>
<td>all VHDL procedures:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Removed the <code>req_if</code> argument from <code>event_*</code> procedures.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Changed the <code>req_if</code> argument to <code>req_if(bfm_id)</code> for all <code>set_*</code>, <code>get_</code></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Changed the first argument to the <code>get_*</code> procedures to the return value.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added support for VHDL for the conduit and tri-state conduit interfaces.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated Qsys tutorial to work in with Quartus II 14.0 software.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added Avalon-MM Testbenches for Verilog HDL and VHDL. This chapter</td>
</tr>
<tr>
<td></td>
<td></td>
<td>provides the following testbenches:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Verilog HDL testbench for single Avalon-MM Master and Slave pair.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Verilog HDL testbench for 2 Avalon-MM Masters that both connect to</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2 Avalon-MM Slaves.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• VHDL testbench for single Avalon-MM Master and Slave pair.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Verilog HDL testbench for 2 Avalon-MM Masters that both connect to</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2 Avalon-MM Slaves.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Reformatted.</td>
</tr>
<tr>
<td>May 2013</td>
<td>3.2</td>
<td>Added information on VHDL support for verification IP.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed information on the following wrappers. These wrappers are not</td>
</tr>
<tr>
<td></td>
<td></td>
<td>supported in the Quartus II software version 13.0 and higher.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Avalon-MM master BFM with Avalon-ST API wrapper</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Avalon-MM slave BFM with Avalon-ST API wrapper</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Avalon-ST source BFM with Avalon-ST API wrapper</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Avalon-ST sink BFM with Avalon-ST API wrapper</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Removed references to SOPC Builder.</td>
</tr>
</tbody>
</table>
How to Contact Altera

<table>
<thead>
<tr>
<th>Contact (1)</th>
<th>Contact Method</th>
<th>Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>Technical support</td>
<td>Website</td>
<td><a href="http://www.altera.com/support">www.altera.com/support</a></td>
</tr>
<tr>
<td>Technical training</td>
<td>Website</td>
<td><a href="http://www.altera.com/training">www.altera.com/training</a></td>
</tr>
<tr>
<td></td>
<td>Email</td>
<td></td>
</tr>
<tr>
<td>Product literature</td>
<td>Website</td>
<td><a href="http://www.altera.com/literature">www.altera.com/literature</a></td>
</tr>
<tr>
<td>Non-technical support (General)</td>
<td>Email</td>
<td></td>
</tr>
<tr>
<td>(Software Licensing)</td>
<td>Email</td>
<td></td>
</tr>
</tbody>
</table>

Note to Table:
1. You can also contact your local Altera sales office or sales representative.

Typographic Conventions

<table>
<thead>
<tr>
<th>Visual Cue</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Bold Type with Initial Capital Letters</strong></td>
<td>Indicate command names, dialog box titles, dialog box options, and other GUI labels. For example, Save As dialog box. For GUI elements, capitalization matches the GUI.</td>
</tr>
<tr>
<td><strong>bold type</strong></td>
<td>Indicates directory names, project names, disk drive names, file names, file name extensions, software utility names, and GUI labels. For example, \qdesigns directory, D: drive, and chiptrip.gdf file.</td>
</tr>
<tr>
<td>Italic Type with Initial Capital Letters</td>
<td>Indicate document titles. For example, Stratix IV Design Guidelines.</td>
</tr>
<tr>
<td>italic type</td>
<td>Indicates variables. For example, n + 1. Variable names are enclosed in angle brackets (&lt;&gt;). For example, &lt;file name&gt; and &lt;project name&gt;.pof file.</td>
</tr>
<tr>
<td>Initial Capital Letters</td>
<td>Indicate keyboard keys and menu names. For example, the Delete key and the Options menu.</td>
</tr>
<tr>
<td>“Subheading Title”</td>
<td>Quotation marks indicate references to sections within a document and titles of Quartus II Help topics. For example, “Typographic Conventions.”</td>
</tr>
<tr>
<td>Visual Cue</td>
<td>Meaning</td>
</tr>
<tr>
<td>-----------------</td>
<td>------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>Courier type</td>
<td>Indicates signal, port, register, bit, block, and primitive names. For example, <code>data1</code>, <code>tdi</code>, and <code>input</code>. The suffix <code>n</code> denotes an active-low signal. For example, <code>resetn</code>.</td>
</tr>
<tr>
<td></td>
<td>Indicates command line commands and anything that must be typed exactly as it appears. For example, <code>c:\qdesigns\tutorial\chiptrip.gdf</code>.</td>
</tr>
<tr>
<td></td>
<td>Also indicates sections of an actual file, such as a Report File, references to parts of files (for example, the AHDL keyword <code>SUBDESIGN</code>), and logic function names (for example, <code>TRI</code>).</td>
</tr>
<tr>
<td>r</td>
<td>An angled arrow instructs you to press the Enter key.</td>
</tr>
<tr>
<td>1., 2., 3., and a., b., c., and so on</td>
<td>Numbered steps indicate a list of items when the sequence of the items is important, such as the steps listed in a procedure.</td>
</tr>
<tr>
<td>■ ■ ■</td>
<td>Bullets indicate a list of items when the sequence of the items is not important.</td>
</tr>
<tr>
<td>l</td>
<td>The hand points to information that requires special attention.</td>
</tr>
<tr>
<td>h</td>
<td>A question mark directs you to a software help system with related information.</td>
</tr>
<tr>
<td>f</td>
<td>The feet direct you to another document or website with related information.</td>
</tr>
<tr>
<td>c</td>
<td>A caution calls attention to a condition or possible situation that can damage or destroy the product or your work.</td>
</tr>
<tr>
<td>w</td>
<td>A warning calls attention to a condition or possible situation that can cause you injury.</td>
</tr>
</tbody>
</table>