Intel® Communications Chipset 8900 Series

Specification Update

May 2014
Document Number: 328000-005US
Contents

Revision History ................................................................................................................. 4

Preface ................................................................................................................................. 5
  Affected Documents/Related Documents ................................................................. 5
  Nomenclature ................................................................................................................. 5

Summary Tables of Changes ............................................................................................... 6
  Codes Used in Summary Tables ..................................................................................... 6
  Stepping ......................................................................................................................... 6
  Page ................................................................................................................................. 6
  Status ............................................................................................................................... 6
  Row ................................................................................................................................. 6

Identification Information .................................................................................................. 11
  Component Marking Information .................................................................................. 11

Device & Revision Identification ......................................................................................... 12

Errata .................................................................................................................................. 13

Specification Changes ......................................................................................................... 40

Specification Clarifications .................................................................................................. 41
## Revision History

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>April 2014</td>
<td>005</td>
<td>• Added Erratum 83</td>
</tr>
<tr>
<td>December 2013</td>
<td>004</td>
<td>• Removed Erratum 72</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added DH89xxCL, A0 stepping</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Changed Erratum 79</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Changed Specification Change 1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Changed Specification Clarifications 1, 2, 3, 4</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Removed Documentation Changes</td>
</tr>
<tr>
<td>July 2013</td>
<td>003</td>
<td>• Added Errata 81-82</td>
</tr>
<tr>
<td>March 2013</td>
<td>002</td>
<td>• Added Documentation Changes 1 - 2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added Errata 79 - 80</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added Specification Updates #1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added Specification Clarification #4</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Changed DID for B0:D28:fn when subtractive decode is enabled to &quot;0x244E&quot;</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added Note to Errata #72 &quot;Intel® QuickAssist Technology (QAT): Decompression Adler32 Checksum May Be Calculated Incorrectly&quot; to indicate that the recommended “Workaround” is implemented in Software Release 1.1 and later versions</td>
</tr>
<tr>
<td>November 2012</td>
<td>001</td>
<td>• Initial Release</td>
</tr>
</tbody>
</table>
Preface

This document is an update to the specifications contained in the Affected Documents/Related Documents table below. This document is a compilation of device and documentation errata, specification clarifications and changes. It is intended for hardware system manufacturers and software developers of applications, operating systems, or tools.

Information types defined in Nomenclature are consolidated into the specification update and are no longer published in other documents.

This document may also contain information that was not previously published.

In this document:
- Intel® Communications Chipset 8900 Series:
  - DH89xxCC includes Chipset 8900 Series SKUs where 8900 ≤ SKU ≤ 8920
  - DH89xxCL includes Chipset 8900 Series SKUs where 8925 ≤ SKU ≤ 8955

Affected Documents/Related Documents

<table>
<thead>
<tr>
<th>Document Title</th>
<th>Document Number / Location</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel® Communications Chipset 8900 Series - Datasheet</td>
<td>327879-00x</td>
</tr>
</tbody>
</table>

Nomenclature

Errata are design defects or errors. Errata may cause the behavior of the PCH to deviate from published specifications. Hardware and software designed to be used with any given stepping must assume that all errata documented for that stepping are present in all devices.

Specification Changes are modifications to the current published specifications. These changes will be incorporated in any new release of the specification.

Specification Clarifications describe a specification in greater detail or further highlight a specification’s impact to a complex design situation. These clarifications will be incorporated in any new release of the specification.

Documentation Changes include typos, errors, or omissions from the current published specifications. These will be incorporated in any new release of the specification.
Summary Tables of Changes

The following tables indicate the errata, specification changes, specification clarifications, or documentation changes which apply to the Intel® Communications Chipset 8900 Series product. Intel may fix some of the errata in a future stepping of the component, and account for the other outstanding issues through documentation or specification changes as noted. These tables use the following notations:

Codes Used in Summary Tables

Stepping

X: Errata exists in the stepping indicated. Specification Change or Clarification that applies to this stepping.

(No mark) or (Blank box): This erratum is Fixed in listed stepping or specification change does not apply to listed stepping.

Page

(Page): Page location of item in this document.

Status

Doc: Document change or update will be implemented.

Future Fix: This erratum may be Fixed in a future stepping of the product.

Fixed: This erratum has been previously Fixed.

No Fix: There are no plans to fix this erratum.

Row

Change bar to left of table row indicates this erratum is either new or modified from the previous version of the document.
### Table 1. Errata Summary Table (Sheet 1 of 3)

<table>
<thead>
<tr>
<th>Erratum Number</th>
<th>DH98xxCC C1</th>
<th>DH98xxCC A0</th>
<th>Status</th>
<th>ERRATA</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>DMI Port: DMI Degradation Mode not Functional if Lane Reversal is implemented</td>
</tr>
<tr>
<td>2</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>PCIe* Root Port (RP): PCIe RP Degradation Mode not Functional if Lane Reversal is implemented</td>
</tr>
<tr>
<td>3</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP does not check the PCIe TLP Digest (TD) bit</td>
</tr>
<tr>
<td>4</td>
<td>X</td>
<td></td>
<td>No Fix</td>
<td>GbE: GbE SMGII Protocol Layer Delays affects System Collision Detection</td>
</tr>
<tr>
<td>5</td>
<td>X</td>
<td></td>
<td>No Fix</td>
<td>GbE: GbE MAC may drop the first Receive (RX) packet after a Link Speed Change</td>
</tr>
<tr>
<td>6</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>PCIe Root Port (RP): PCIe RP Degradation is not Functional</td>
</tr>
<tr>
<td>7</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>SATA: SATA Low Power Device Detection</td>
</tr>
<tr>
<td>8</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB Port Stall with Bulk and Control Traffic</td>
</tr>
<tr>
<td>9</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>SATA: SATA SYNC Escape Issue</td>
</tr>
<tr>
<td>10</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB End of Frame When Retrying Packets Issue</td>
</tr>
<tr>
<td>11</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB Classic Device Removal Issue</td>
</tr>
<tr>
<td>12</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB RMH Descriptor May Report Incorrect Number of USB Ports</td>
</tr>
<tr>
<td>13</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>PCH: High Precision Event Timer (HPET) Writing Timing Issue</td>
</tr>
<tr>
<td>14</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB Full-Speed Port Staggering</td>
</tr>
<tr>
<td>15</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB Devices May Slow or Hang</td>
</tr>
<tr>
<td>16</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB Low-Speed Control Transactions</td>
</tr>
<tr>
<td>17</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>SATA: SATA Controller May Not Detect Unsolicited SATA COMINITs</td>
</tr>
<tr>
<td>18</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>SATA: SATA Hot Unplug May Not be Detected</td>
</tr>
<tr>
<td>19</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB Missing ACK</td>
</tr>
<tr>
<td>20</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>SATA: SATA 6 Gb/s Device Detection</td>
</tr>
<tr>
<td>21</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>PCIe Root Port (RP): PCIe RP Link Disable Bit</td>
</tr>
<tr>
<td>22</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB Isochronous In Transfer Error Issue</td>
</tr>
<tr>
<td>23</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB Full-Speed/Low-Speed Device Removal Issue</td>
</tr>
<tr>
<td>24</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB Babble Detected with Software Overscheduling</td>
</tr>
<tr>
<td>25</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB Low-Speed/Fast-Speed EOP Issue</td>
</tr>
<tr>
<td>26</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB PLL Control FSM not Getting Reset on Global Reset</td>
</tr>
<tr>
<td>27</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB Asynchronous Retries Prioritized Over Periodic Transfers</td>
</tr>
<tr>
<td>28</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: Incorrect Data for Low-Speed or Full-Speed USB Periodic IN Transaction</td>
</tr>
<tr>
<td>29</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB RMH Delayed Periodic Traffic Timeout Issue</td>
</tr>
<tr>
<td>30</td>
<td>X</td>
<td></td>
<td>No Fix</td>
<td>GbE: GbE MNG Reset Clears Resource Grant With No Feedback</td>
</tr>
<tr>
<td>31</td>
<td>X</td>
<td></td>
<td>No Fix</td>
<td>GbE MDIO: Com_MDIO and Destination Bits of MDICNFG Register Are Not Loaded Consistently from EEPROM</td>
</tr>
<tr>
<td>32</td>
<td>X</td>
<td></td>
<td>No Fix</td>
<td>GbE MNG: I2C Data Out Hold Time Violation</td>
</tr>
<tr>
<td>33</td>
<td>X</td>
<td></td>
<td>No Fix</td>
<td>GbE EEPROM: EE_CS_N Control Signal Hold Time Violation</td>
</tr>
<tr>
<td>34</td>
<td>X</td>
<td></td>
<td>No Fix</td>
<td>GbE SGMII: Counters Incorrectly Increment on Collision</td>
</tr>
<tr>
<td>35</td>
<td>X</td>
<td></td>
<td>No Fix</td>
<td>GbE TSYNC: Auxiliary Timestamp from SDP is Unreliable</td>
</tr>
</tbody>
</table>
### Table 1. Errata Summary Table (Sheet 2 of 3)

<table>
<thead>
<tr>
<th>Erratum Number</th>
<th>DH98xxCC</th>
<th>DH89xxCL</th>
<th>Status</th>
<th>ERRATA</th>
</tr>
</thead>
<tbody>
<tr>
<td>36</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): Spurious MSI/MSIX Interrupt Generated</td>
</tr>
<tr>
<td>37</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP May not Detect Unexpected Completion Packets</td>
</tr>
<tr>
<td>38</td>
<td>X</td>
<td></td>
<td>No Fix</td>
<td>GbE: GbE Near End Analog Loopback Not Supported</td>
</tr>
<tr>
<td>39</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>PCIe Root Port (RP): PCIe RP May not Automatically Switch into Compliance Mode</td>
</tr>
<tr>
<td>40</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP Incorrect Completion ID</td>
</tr>
<tr>
<td>42</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe Malformed Packet Checking is not implemented</td>
</tr>
<tr>
<td>43</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP Virtual Functions Wrongly Reporting Advisory Errors as Correctable Errors</td>
</tr>
<tr>
<td>44</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP Sends Two Error Messages to the Host for IO_RD to Unsupported Address Space</td>
</tr>
<tr>
<td>45</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP May Generate Spurious Error Message</td>
</tr>
<tr>
<td>46</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP Incorrect Handling of Multiple Errors</td>
</tr>
<tr>
<td>48</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP Does Not Detect Poisoned Data for IO_WR Transactions</td>
</tr>
<tr>
<td>49</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP Does Not Reliably Update the Header Log and First Error Pointer</td>
</tr>
<tr>
<td>50</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP Does Not Report the Function Number Associated with a Poisoned TLP Error</td>
</tr>
<tr>
<td>51</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP Does Not Send Error Message for MMIO Read transaction to Unsupported Memory Space</td>
</tr>
<tr>
<td>52</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): Active State Power Management (ASPM) Not Supported</td>
</tr>
<tr>
<td>53</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): Incorrect Logging and Reporting of Data Link Protocol Errors (DLPEs)</td>
</tr>
<tr>
<td>54</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP Transition from D3HOT to L1</td>
</tr>
<tr>
<td>55</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): Some PCIe EP Configuration Registers have Wrong Attribute Assignment</td>
</tr>
<tr>
<td>56</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP Transition from D3HOT to D0initialized</td>
</tr>
<tr>
<td>57</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP Link Control Register 2 (PLCNTLR2) Sticky Bits Not Retaining value after Hot Reset</td>
</tr>
<tr>
<td>58</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: PLL Configuration Settings for USB-I/O Interface</td>
</tr>
<tr>
<td>59</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe Transaction Pending Bit Initialization</td>
</tr>
<tr>
<td>60</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): Incorrect I/O Transaction Response in D3HOT State</td>
</tr>
<tr>
<td>61</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>PCH: IEEE Std. 1149.6 EXTEST_PULSE and EXTEST_TRAIN Instructions Not Supported by Non-EP_JTAG Port</td>
</tr>
<tr>
<td>62</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>PCH: Auxiliary (AUX) and Auxiliary2 (AUX2) Thermal Trip Interrupts not Functional</td>
</tr>
<tr>
<td>64</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP Does Not Register Correctable Errors</td>
</tr>
<tr>
<td>65</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP Incorrect Handling of Read Completions with Unsupported Request (UR) Status</td>
</tr>
<tr>
<td>66</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>EndPoint (EP): PCIe EP does not Enable the Correct number of Virtual Functions (VFs)</td>
</tr>
</tbody>
</table>
Table 1. Errata Summary Table (Sheet 3 of 3)

<table>
<thead>
<tr>
<th>Erratum Number</th>
<th>DH98xxCC</th>
<th>DH89xxCL</th>
<th>Status</th>
<th>ERRATA</th>
</tr>
</thead>
<tbody>
<tr>
<td>67</td>
<td>X</td>
<td></td>
<td>No Fix</td>
<td>GbE: SGMII Interface Receiver does not meet Input Differential Hysteresis (Vhyst) Specification</td>
</tr>
<tr>
<td>68</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>SATA: Incorrect Number of Supported Ports Reported</td>
</tr>
<tr>
<td>69</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>Endpoint (EP): PCIe EP Does not Indicate Poisoned Data from Reads of Corrupted Memory</td>
</tr>
<tr>
<td>70</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>Endpoint (EP): PCIe EP Link May Not Train</td>
</tr>
<tr>
<td>71</td>
<td>X</td>
<td></td>
<td>No Fix</td>
<td>GbE: SGMII Interface Transmit Rise ($t_{rise}$) and Fall ($t_{fall}$) AC Timing Specification Violation</td>
</tr>
<tr>
<td>72</td>
<td></td>
<td></td>
<td>No Fix</td>
<td>Removed: Intel® QuickAssist Technology (QAT): Decompression Adler32 Checksum May be Calculated Incorrectly.</td>
</tr>
<tr>
<td>73</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>Endpoint (EP): PCIe EP Link Disable requires Hot Reset</td>
</tr>
<tr>
<td>74</td>
<td>X</td>
<td></td>
<td>No Fix</td>
<td>GbE: GbE MACs PCI Config Space Does not contain Valid VID/DID Default Values</td>
</tr>
<tr>
<td>75</td>
<td>X</td>
<td></td>
<td>No Fix</td>
<td>GbE: GbE Interface Transmit Voltage Level Specification Violation</td>
</tr>
<tr>
<td>76</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB Full/Low Speed Port Reset or Clear Transaction Translation (TT) Buffer Request</td>
</tr>
<tr>
<td>77</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB RMH Think Time Issue</td>
</tr>
<tr>
<td>78</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>USB: USB RMH False Disconnect Issue</td>
</tr>
<tr>
<td>80</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>SATA: SATA Signal Voltage Level</td>
</tr>
<tr>
<td>81</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>Endpoint (EP): VF Capability Pointers: Invalid Value for Setup</td>
</tr>
<tr>
<td>82</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>PCH: Possible Increased Bit Error Rate (BER) on SATA, PCIe Root Ports, PCIe Endpoint, and LAN Port Media Interfaces</td>
</tr>
<tr>
<td>83</td>
<td>X</td>
<td>X</td>
<td>No Fix</td>
<td>DMI Port: GPIO17 Strap Is not Functional for DMI RX Termination</td>
</tr>
</tbody>
</table>
### Table 2. Specification Changes

<table>
<thead>
<tr>
<th>Number</th>
<th>Specification Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>GBE3_LED/EP_RESET_SEQ Strap LOW De-featured</td>
</tr>
</tbody>
</table>

### Table 3. Specification Clarifications

<table>
<thead>
<tr>
<th>Number</th>
<th>Specification Clarification</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>GbE: Use of Wake on LAN Together with Manageability</td>
</tr>
<tr>
<td>2</td>
<td>GbE SMBus: Illegal STOP Condition</td>
</tr>
<tr>
<td>3</td>
<td>GbE SERDES: AN_TIMEOUT Only Works When Link Partner Idle</td>
</tr>
<tr>
<td>4</td>
<td>External Strapping Requirements</td>
</tr>
</tbody>
</table>
Identification Information

Component Marking Information

The Intel® Communications Chipset 8900 Series PCH components are identified in the component markings in Table 4.

Table 4. Component Identification

<table>
<thead>
<tr>
<th>PCH Stepping</th>
<th>MM#</th>
<th>S-Spec (GRP1LINE1)</th>
<th>Product</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1</td>
<td>923820</td>
<td>SLJW2</td>
<td>DH8900CC</td>
<td>Intel® Communications Chipset 8900</td>
</tr>
<tr>
<td></td>
<td>923819</td>
<td>SLJVZ</td>
<td>DH8903CC</td>
<td>Intel® Communications Chipset 8903</td>
</tr>
<tr>
<td></td>
<td>923818</td>
<td>SLJXY</td>
<td>DH8910CC</td>
<td>Intel® Communications Chipset 8910</td>
</tr>
<tr>
<td></td>
<td>923817</td>
<td>SLJX</td>
<td>DH8920CC</td>
<td>Intel® Communications Chipset 8920</td>
</tr>
<tr>
<td>A0</td>
<td>930162</td>
<td>SLK96</td>
<td>DH8925CL</td>
<td>Intel® Communications Chipset 8925</td>
</tr>
<tr>
<td></td>
<td>931963</td>
<td>SLKCK</td>
<td>DH8950CL</td>
<td>Intel® Communications Chipset 8950</td>
</tr>
<tr>
<td></td>
<td>932468</td>
<td>SLKD4</td>
<td>DH8955CL</td>
<td>Intel® Communications Chipset 8955</td>
</tr>
</tbody>
</table>

Figure 1. Top Markings
Device & Revision Identification

The Revision ID (RID) is traditionally an 8-bit register located at the offset 08h in the PCI header of every PCI device and function. The assigned value is based on the product stepping.

Table 5. Intel® Communications Chipset 8900 Series Device and Revision ID Table

<table>
<thead>
<tr>
<th>Device Function</th>
<th>PCH PCIe Devices</th>
<th>Device ID (DID)</th>
<th>Revision ID (RID)</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>B0:D28:fn</td>
<td>PCH PCIe Device</td>
<td>0x244E</td>
<td></td>
<td>Used by the PCIe* Root Port function that has subtractive decode compatibility set to '1'.</td>
</tr>
<tr>
<td>B0:D31:F0</td>
<td>LPC</td>
<td>0x2310</td>
<td>0x08</td>
<td>LPC Controller</td>
</tr>
<tr>
<td>B0:D31:F2</td>
<td>SATA</td>
<td>0x2323</td>
<td>0x08</td>
<td>SATA Controller #1</td>
</tr>
<tr>
<td>B0:D31:F3</td>
<td>SMBus</td>
<td>0x2330</td>
<td>0x08</td>
<td>SMBus Host Controller</td>
</tr>
<tr>
<td>B0:D31:F5</td>
<td>SATA</td>
<td>0x2326</td>
<td>0x08</td>
<td>SATA Controller #2</td>
</tr>
<tr>
<td>B0:D31:F6</td>
<td>Thermal</td>
<td>0x2332</td>
<td>0x08</td>
<td>Thermal Subsystem</td>
</tr>
<tr>
<td>B0:D31:F7</td>
<td>WDT</td>
<td>0x2360</td>
<td>0x08</td>
<td>WDT for Core Reset</td>
</tr>
<tr>
<td>B0:D29:F0</td>
<td>USB</td>
<td>0x2334</td>
<td>0x08</td>
<td>USB Gen 2</td>
</tr>
<tr>
<td>B0:D22:F0</td>
<td>Intel® MEI #1</td>
<td>0x2364</td>
<td>0x08</td>
<td>Intel® Management Engine Interface #1</td>
</tr>
<tr>
<td>B0:D22:F1</td>
<td>Intel® MEI #2</td>
<td>0x2365</td>
<td>0x08</td>
<td>Intel® Management Engine Interface #2</td>
</tr>
<tr>
<td>B0:D28:F0</td>
<td>PCIe Root Port 1</td>
<td>0x2342</td>
<td>0x08</td>
<td>The PCIe Root Port with a subtractive decode will have a different Device ID (See Row 1 of this table).</td>
</tr>
<tr>
<td>B0:D28:F1</td>
<td>PCIe Root Port 2</td>
<td>0x2344</td>
<td>0x08</td>
<td></td>
</tr>
<tr>
<td>B0:D28:F2</td>
<td>PCIe Root Port 3</td>
<td>0x2346</td>
<td>0x08</td>
<td></td>
</tr>
<tr>
<td>B0:D28:F3</td>
<td>PCIe Root Port 4</td>
<td>0x2348</td>
<td>0x08</td>
<td></td>
</tr>
<tr>
<td>BM:D0:F0</td>
<td>PCIe EndPoint</td>
<td>0x0434</td>
<td>0x21</td>
<td>PCIe Endpoint and Intel® QuickAssist Technology</td>
</tr>
<tr>
<td>BM:D0:F1</td>
<td>GbE MAC 0</td>
<td>0x0436</td>
<td>0x21</td>
<td>The Device ID for the GbE Controllers can be overwritten by the EEPROM. Note: Not applicable to the DH9xxCL</td>
</tr>
</tbody>
</table>
Errata

1. **DMI Port: DMI Degradation Mode not Functional if Lane Reversal is implemented**

   Problem: DMI Degradation mode will not work when DMI lanes are routed in reverse order.
   Implication: If the DMI Port is routed with the lanes reversed, it will work in full-mode only. The interface will not work if a link problem occurs and causes the interface to degrade.
   Workaround: Do not route DMI lanes in reverse order.
   Status: No Fix.

2. **PCIe* Root Port (RP): PCIe RP Degradation Mode not Functional if Lane Reversal is implemented**

   Problem: PCIe RP Degradation mode will not work when the PCIe lanes are routed in reverse order.
   Implication: If the PCIe RP is routed with the lanes reversed, it will work in full-mode only. The interface will not work if an error occurs and causes the interface to degrade.
   Workaround: Do not route PCIe RP lanes in reverse order.
   Status: No Fix.

3. **EndPoint (EP): PCIe EP does not check the PCIe TLP Digest (TD) bit**

   Problem: The EP does not check the TD bit (bit 7 of byte 2) in the PCIe Transaction Layer Packet (TLP) header.
   Implication: If the EP receives a TLP with the TD bit set, the following will happen:
   - If the TLP contains the 4-byte digest field, the EP will not complete the request and will incorrectly respond with a Malformed Packet completion.
   - If the TLP does not contain the 4-byte digest field, the EP will complete the request instead of responding with a Malformed Packet completion.
   Workaround: Ensure that the TD bit in the TLP header is not set.
   Status: No Fix.
4. **GbE: GbE SMGII Protocol Layer Delays affects System Collision Detection**

Problem: GbE SMGII protocol delays inhibits the proper detection of system collisions.

Implication: Collision detection errors may cause transmission data corruption.

Workaround: Reduce standard network transmission wire length by 10% to offset delays introduced by the SMGII Layer.

Status: No Fix.

5. **GbE: GbE MAC may drop the first Receive (RX) packet after a Link Speed Change**

Problem: The GbE MAC internal clock synchronization may not be complete before the SGMII link is established following a link speed change. This may result in the first Receive (RX) packet immediately following the link speed change to be truncated in the MAC layer and subsequently dropped due to bad Frame Check Sequence (FCS).

Implication: The Ethernet protocol FCS protects any bad/incomplete packet that may have appeared in MAC as an effect of this issue. Dropped packet due to bad FCS may be recorded in statistics.

Workaround: None.

Status: No Fix.

6. **PCIe Root Port (RP): PCIe RP Degradation is not Functional**

Problem: The PCIe RP cannot degrade from a x4 link to a x2 or x1 link.

Implication: If the RP is configured as PCIe x4 port and a x2 or x1 device is connected, the link will not train and the device will not be seen.

Workaround: Using the Flash Image Configuration Tool (FITC), configure Soft Strap 9 to bifurcate the root port as 4x1 or 1x4 as needed on the platform.

Status: No Fix.

7. **SATA: SATA Low Power Device Detection**

Problem: The SATA Low Power Device Detection (SLPD) may not recognize, or may falsely detect, a SATA hot-plug event during a Partial or Slumber Link Power Management (LPM) state.

Implication: On systems that enable LPM, when a SATA device attached to the PCH is configured as External or hot-plug capable, one of the following symptoms may occur:

- Symptom #1: A hot-plug or External SATA device removal which is not detected results in the OS and Intel® Matrix Storage Manager or Intel® Rapid Storage Technology console falsely reporting the device present, or incorrectly identifying an eSATA device.
- Symptom #2: A false hot-plug removal detection may occur resulting in OS boot hang or ODD media playback hang.

Workaround: A Software Driver workaround is implemented.

Status: No Fix.
8. **USB: USB Port Stall with Bulk and Control Traffic**

**Problem:** When a single USB bulk device is active on an EHCI controller, and the device has pending control and bulk traffic, the USB controller may not be able to resolve which traffic type is a priority and the association with the device may stall.

The processor must be in C0 for an extended period of time, such as when Cx states are disabled, or if system traffic prevents the system from leaving C0.

**Implication:** The USB device may appear unresponsive. If Cx states are enabled, the device may recover a short time later.

*Note:* Intel has only observed this failure on a limited number of devices. Failure only occurs if software associated with a USB device programs the Nak Count Reload bits defined in the *EHCI Specification for USB* Rev 1.0 to 0.

**Workaround:** BIOS implementation follows *Intel® Communications Chipset 8900 Series BIOS Specification* and program D29:F0:88h[7] = “1b.”

**Status:** No Fix.

9. **SATA: SATA SYNC Escape Issue**

**Problem:** When SYNC Escape by a SATA device occurs on a D2H FIS, the Chipset 8900 Series does not set the PxIS.IFS bit to ‘1.’ This deviates from section 6.1.9 of the Rev 1.3 Serial ATA Advanced Host Controller Interface (AHCI).

**Implication:** There is no known observable impact. Instead of detecting the IFS bit, software will detect a timeout error caused by the SYNC escape and then respond.

**Workaround:** None.

**Status:** No Fix.

10. **USB: USB End of Frame When Retrying Packets Issue**

**Problem:** If the USB controller encounters a full-speed or low-speed USB transaction with errors, it may retry the transaction without considering if the transaction can finish before the end of the current frame.

**Implication:** The implication depends on the particular USB device. The USB controller will attempt to recover per error handling specified in Section 4.5.2 of the *USB Specification 2.0*. The device may hang and require cycle to resume normal functionality.

*Note:* Intel has only observed this behavior on a limited number of USB devices. The implication only occurs if a USB device does not correctly respond to error handling as specified in Section 4.5.2 of the *USB Specification 2.0*.

**Workaround:** None.

**Status:** No Fix.
11. **USB: USB Classic Device Removal Issue**

**Problem:** If two or more USB full-speed/low-speed devices are connected to the same USB controller, and if the devices are not suspended, then if one device is removed, one or more of the devices remaining in the system may be affected by the disconnect.

**Implication:** The implication is device-dependent. A device may experience a delayed transaction, stall, and be recovered via software, or it may stall and require a reset such as a hot-plug to resume normal functionality.

**Workaround:** None.

**Status:** No Fix.

12. **USB: USB RMH Descriptor May Report Incorrect Number of USB Ports**

**Problem:** The PCH supports six ports on RMH #1 and may incorrectly report eight USB ports in the bNbrPorts field of the RMH hub descriptor.

**Implication:** If AC power is removed while the system is in hibernate, when the system resumes, new USB devices may not be detected, and all devices on RMH #1 may not function.

**Note:** AC power removal while the system is in hibernate is not a normal usage model, or common occurrence.

**Workaround:** None.

**Status:** No Fix.


**Problem:** A read transaction that immediately follows a write transaction to the HPET register space may return an incorrect value.

**Implication:** Implication depends on the usage model as noted below:

- For the HPET TIMn_COMP Timer 0 Comparator Value Register and HPET MAIN_CNT—Main Counter Value Register, the issue could result in the software receiving stale data. This may result in undetermined system behavior.
  
  **Note:** Timers [1:7] are not affected by this issue.

- For TIMERn_VAL_SET_CNF bit 6 in the TIMn_CONF—Timer n Configuration, there is no known usage model for reading this bit and there are no known functional implications.

- A write to the High Precision Timer Configuration (HPTC) register followed by a read to HPET register space, may return all 0xFFFF_FFFFh.

**Workaround:** Software workaround has been identified as described below:

- A write to the HPET TIMn_COMP Timer 0 Comparator Value Register should be followed by two reads that are discarded, and a third read where the data can be used.

- A write to the HPET MAIN_CNT - Main Counter Register should be followed by one read that is discarded, and a second read where the data can be used.

**Workaround:** TIMERn_VAL_SET_CNF bit 6 in the TIMn_CONF - Timer n - There is no known usage model to read this bit, but a write to the bit should be followed by one read that is discarded and a second read where the data can be used.

**Status:** No Fix.
14. **USB: USB Full-Speed Port Staggering**

**Problem:** When USB full-speed/low-speed port staggering is enabled, the USB controller may not wait for the bus to return to an idle state after an End of Packet (EOP), and may incorrectly acknowledge bus noise as a data packet.

**Implication:** Some full-speed/low-speed devices may fail to enumerate and function.

*Note:* This issue has been seen with a minimum number of devices on some motherboard ports with certain cable and trace lengths.

**Workaround:** BIOS should disable USB FS/LS Port Staggering by clearing RCBA+3564h[12].

**Status:** No Fix.

15. **USB: USB Devices May Slow or Hang**

**Problem:** When the processor is in C0, and a single bulk high-speed USB device is active, the port associated with the active device may hang.

**Implication:** The implication is device driver-dependent. Intel has observed some USB devices may have decreased performance, or the device may hang.

**Workaround:** BIOS implementation follows *Intel® Communications Chipset 8900 Series BIOS Specification* (section 16.9) and programs D29:F0:88h[7] = “1b.”

**Status:** No Fix.

16. **USB: USB Low-Speed Control Transactions**

**Problem:** If the USB control buffers in the PCH Rate Matching Hub(s) are saturated with pending transactions, the buffers may not be serviced in round robin order.

**Implication:** Some low-speed endpoints may not receive their pending control transactions.

*Note:* This issue has only been observed in a synthetic test environment. The implication will be device, driver, and operating system specific.

**Workaround:** None.

**Status:** No Fix.

17. **SATA: SATA Controller May Not Detect Unsolicited SATA COMINITs**

**Problem:** SATA controller may not detect an unsolicited COMINIT from a SATA device.

**Implication:** The SATA device may not be properly detected and configured, resulting in the device not functioning as expected.

**Workaround:** BIOS implementation follows *Intel® Communications Chipset 8900 Series BIOS Specification* and programs D31:F2:Offset 98h[20:19] = “11b.”

**Status:** No Fix.
18. **SATA: SATA Hot Unplug May Not be Detected**

Problem: SATA controller may not detect the unplug of a SATA 3.0 Gb/s device on a hot-plug enabled SATA port.

Implication: The unplugged SATA device may temporarily appear to be available.

Workaround: BIOS should program D31:F2:Offset 98h[6:5] = "00b."

Status: No Fix.

19. **USB: USB Missing ACK**

Problem: Following system power cycling or S3-S5 resume, if both high-speed and low-speed/full-speed devices are attached to the same controller, the host controller may not respond to a high-speed device ACK during a Get Descriptor request from the host software to a USB high-speed port.

Implication: USB high-speed devices may not be detected after a power cycling or S3-S5 resume.

- Intel has only observed this failure on a limited number of platforms. On a failing platform, the issue occurs infrequently.
- Full-speed and low-speed USB devices are not impacted by this issue.

Workaround: None.

Status: No Fix.

20. **SATA: SATA 6 Gb/s Device Detection**

Problem: The SATA controller may not be able to complete SATA Out Of Band (OOB) signaling with SATA 6Gb/s devices and down-shift to SATA 3 Gb/s speed.

Implication: SATA controller may not detect a SATA 6 Gb/s device upon power up or resume from S3, S4 or S5 State, resulting in indeterminate system behavior.

Workaround: None.

Status: No Fix.

21. **PCIe Root Port (RP): PCIe RP Link Disable Bit**

Problem: The PCIe RP may not exit the disable state when the Link Control Register "Link Disable" bit is set and PCIe Device Electrical Idle Exit is detected.

Implication: Port-specific software-directed Hot Plug or Power Management (PM) support using the "Link Disable" bit may cause PCIe RP to be stuck in the "Link Disable state" until a Host Reset with Power Cycling occurs.

Workaround: For PCIe RP port-specific software-directed Hot Plug or Power Management support, use the PCI Power Management Control register D3HOT bits instead of the Link Disable bit.

Status: No Fix.
22. **USB: USB Isochronous In Transfer Error Issue**

**Problem:** If a USB full-speed inbound isochronous transaction with a packet length 190 bytes or greater is started near the end of a micro-frame, the USB controller may see more than 189 bytes in the next micro-frame.

**Implication:** If the USB controller sees more than 189 bytes for a micro-frame, an error will be sent to software and the isochronous transfer will be lost. If a single data packet is lost, no perceptible impact for the end user is expected.

**Note:** Intel has only observed the issue in a synthetic test environment where precise control of packet scheduling is available, and has not observed this failure in its compatibility validation testing.

- Isochronous traffic is periodic and cannot be retried, thus it is considered good practice for software to schedule isochronous transactions to start at the beginning of a micro-frame. Known software solutions follow this practice.
- To sensitize the system to the issue, additional traffic such as other isochronous transactions or retries of asynchronous transactions would be required to push the inbound isochronous transaction to the end of the micro-frame.

**Workaround:** None.

**Status:** No Fix.

23. **USB: USB Full-Speed/Low-Speed Device Removal Issue**

**Problem:** If two or more USB full-speed/low-speed devices are connected to the same USB controller, the devices are not suspended, and one device is removed, one or more of the devices remaining in the system may be affected by the disconnect.

**Implication:** The implication is device-dependent. A device may experience a delayed transaction, stall, and be recovered via software, or it may stall and require a reset such as a hot-plug to resume normal functionality.

**Workaround:** None.

**Status:** No Fix.

24. **USB: USB Babble Detected with Software Overscheduling**

**Problem:** If software violates USB periodic scheduling rules for Full-Speed isochronous traffic by overscheduling, the RMH may not handle the error condition properly and return a completion split with more data than the length expected.

**Implication:** If the RMH returns more data than expected, the endpoint will detect packet babble for that transaction, and the packet will be dropped. Since overscheduling occurred to create the error condition, the packet would be dropped regardless of RMH behavior. If a single isochronous data packet is lost, no perceptible impact to the end user is expected.

**Note:** USB software overscheduling occurs when the amount of data scheduled for a micro-frame exceeds the maximum budget. This is an error condition that violates the USB periodic scheduling rule.

**Note:** This failure has only been recreated synthetically with USB software intentionally overscheduling traffic to hit the error condition.

**Workaround:** None.

**Status:** No Fix.
25. **USB: USB Low-Speed/Full-Speed EOP Issue**

**Problem:** If the EOP of the last packet in a USB Isochronous split transaction (defined as a transaction > 189 bytes) is dropped or delayed 3 ms or longer, the following may occur:

- If there are no other pending low-speed or full-speed transactions, the RMH will not send SOF, or Keep-Alive. Devices connected to the RMH will interpret this condition as idle and will enter suspend.
- If there are other pending low-speed or full-speed transactions, the RMH will drop the isochronous transaction and resume normal operation.

**Implication:**

- If there are no other transactions pending, the RMH is unaware a device has entered suspend and may start sending a transaction without waking the device. The implication is device-dependent, but a device may stall and require a reset to resume functionality.
- If there are other transactions present, only the initial isochronous transaction may be lost. The loss of a single isochronous transaction may not result in end user perceptible impact.

**Note:** Intel has only observed this failure when using software that does not comply with the USB specification and violates the hardware isochronous scheduling threshold by terminating transactions that are already in progress.

**Workaround:** None.

**Status:** No Fix.

26. **USB: USB PLL Control FSM not Getting Reset on Global Reset**

**Problem:** The USB PLL may not lock if a Global Reset occurs early during a cold boot sequence.

**Implication:** The USB Port would not be functional and additional cold boot would be necessary to recover.

**Workaround:** None.

**Status:** No Fix.

27. **USB: USB Asynchronous Retries Prioritized Over Periodic Transfers**

**Problem:** The integrated USB RMH incorrectly prioritizes low-speed and full-speed asynchronous retries over dispatchable periodic transfers.

**Implication:** Periodic transfers may be delayed or aborted. If the asynchronous retry latency causes the periodic transfer to be aborted, the impact varies depending on the nature of periodic transfer:

- If a periodic interrupt transfer is aborted, the data may be recovered by the next instance of the interrupt or the data could be dropped.
- If a periodic isochronous transfer is aborted, the data will be dropped. A single dropped periodic transaction should not be noticeable by the end user.

**Note:** This issue has only been seen in a synthetic environment. The USB specification does not consider the occasional loss of periodic traffic a violation.

**Workaround:** None.

**Status:** No Fix.
28. **USB: Incorrect Data for Low-Speed or Full-Speed USB Periodic IN Transaction**

Problem: The Periodic Frame list entry in DRAM for a USB low-speed or full-speed Periodic IN transaction may incorrectly get some of its data from a prior Periodic IN transaction which was initiated very late into the preceding micro-frame.

It is considered good practice for software to schedule Periodic Transactions at the start of a micro-frame. However, Periodic transactions may occur late into a micro-frame due to the following cases:

- Asynchronous transaction starting near the end of the proceeding micro-frame gets asynchronously retried.

  *Note:* Transactions getting asynchronous retried would only occur for ill-behaved USB device or USB port with a signal integrity issue.

- Two Periodic transactions are scheduled by software to occur in the same micro-frame and the first one needs to push the second Periodic IN transaction to the end of the micro-frame boundary.

Implication: The implication will be device, driver, or operating system specific.

*Note:* This issue has only been observed in a synthetic test environment.

Workaround: None.

Status: No Fix.

29. **USB: USB RMH Delayed Periodic Traffic Timeout Issue**

Problem: If an interrupt transaction is pushed to the x+4 micro-frame boundary due to asynchronous retries, the RMH may not wait for the interrupt transaction to time out before starting the next transaction.

If RMH Transaction Translator (TT) reaches a discard boundary, a timeout may be ignored.

Implication: If the next transaction is intended for the same device targeted by the interrupt, the successful completion of that transaction is device dependent and cannot be guaranteed. The implication may differ depending on the nature of the transaction:

- If the transaction is asynchronous and the device does not respond, it will eventually be retried with no impact.

- If the transaction is periodic and the device does not respond, the transfer may be dropped. A single dropped periodic transaction should not be noticeable by the end user.

*Note:* This issue has only been seen in a synthetic environment.

Workaround: None.

Status: No Fix.
30. GbE: GbE MNG Reset Clears Resource Grant With No Feedback

Problem: When accessing the EEPROM (via EEC register), grants may be lost due to deadlock or firmware reset. Software will not be notified of the lost grant. A driver in the middle of a bit bang may renew the request and receive the grant without knowing that it is actually starting a new transaction.

Implication:
1. EEC bit banging transactions may fail.
2. Long transactions may turn into different transactions than expected.

Workaround:
1. Software should not execute bit bang sequences longer than one word at a time.
2. When software reads the EEC, it should make sure that it still has the request and grant. If not, software should renew it and re-start the transaction. This does not cover all cases but reduces the possibility of a problem.

Status: No Fix.

31. GbE MDIO: Com_MDIO and Destination Bits of MDICNFG Register Are Not Loaded Consistently from EEPROM

Problem: The Com_MDIO (bit 30) and Destination (bit 31) bits of the MDICNFG register (0x0E04) are not loaded consistently from the EEPROM. In some cases, the hardware default value of 0b is used instead.

Implication: Software that relies on the EEPROM-loaded value might not be able to initialize an external PHY.

Workaround: Software should assume that the initial values of these bits are undefined and should program them before attempting to initialize an external PHY. The EEPROM bits can be used to determine the intended settings.

Note: A GbE driver workaround has been identified and deployed for Intel drivers.

Status: No Fix.

32. GbE MNG: I²C Data Out Hold Time Violation

Problem: The GbE MNG I²C interface should provide a data out hold time of 50 ns on the SFPx_I2C_DATA pins. The actual hold time is about 16 ns.

Implication: I²C timing specification violation. There have been no reports of failures resulting from this timing. Note that the data input hold time required is zero, so the provided output hold time should be more than enough as long as the I²C CLK and DATA signals are reasonably matched on the board.

Workaround: None.

Status: No Fix.
33. **GbE EEPROM: EE_CS_N Control Signal Hold Time Violation**

**Problem:** The EEPROM datasheet indicates a hold time of 250 ns for EE_CS_N relative to the falling edge of EE_SK (tCSH). At the end of a READ or RDSR operation, EE_CS_N is actually negated about 32 ns after the falling edge of EE_SK.

**Implication:** Although this is a timing specification violation for many EEPROM devices, no malfunction has been reported.

**Workaround:** None.

**Status:** No Fix.

34. **GbE SGMII: Counters Incorrectly Increment on Collision**

**Problem:** In SGMII mode/half duplex, the statistics counters listed below incorrectly increment when a collision occurs:

<table>
<thead>
<tr>
<th>Name</th>
<th>Definition</th>
<th>Location</th>
</tr>
</thead>
<tbody>
<tr>
<td>RLEC</td>
<td>Length error counter</td>
<td>0X4040</td>
</tr>
<tr>
<td>CRCERRS</td>
<td>CRC error counter</td>
<td>0x4000</td>
</tr>
<tr>
<td>RFC</td>
<td>receive frame counter</td>
<td>0x40A8</td>
</tr>
</tbody>
</table>

**Implication:** Error counters may not be accurate.

**Workaround:** None.

**Status:** No Fix.
35. **GbE TSYNC: Auxiliary Timestamp from SDP is Unreliable**

**Problem:** The SDP inputs to the timestamp logic are not properly synchronized. As a result, both the Auxiliary Timestamp Register values and the Auxiliary Timestamp Taken bits in TSAUXC are sometimes loaded incorrectly.

**Implication:** The auxiliary timestamp feature should be considered unreliable.

**Workaround:** For applications that use the auxiliary timestamp feature to synchronize to an external clock, it might be acceptable to drop some of the samples. For such applications, software can filter out many of the incorrect timestamp values by comparing them to an approximate expected timestamp and discarding unreasonable values.

In addition, the following method can be used to filter out incorrect values:

- Connect the input signal to two SDP inputs for the same port.
- Using the TSSDP register, assign one of the SDP inputs to AUX0 and the other SDP input to AUX1.
- When reading the TSAUXC register to check for new samples, check that both AUTT0 and AUTT1 are set. Otherwise, discard the sample.
- Read both the AUX0 and AUX1 timestamp values and compare the values. Discard the values if they differ by more than the sampling uncertainty of 8 ns (if the SDP inputs are balanced externally) or slightly higher if the external trace lengths differ significantly.

Using this method, along with a software filter for expected values, almost all errors can be filtered out, with the remaining samples having a very high probability of being correct.

When using Port 0, the following combinations of SDP connections to AUX0 and AUX1 allow the above method to filter out all errors.

<table>
<thead>
<tr>
<th>AUX0 Connection</th>
<th>AUX1 Connection</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDP0</td>
<td>SDP1</td>
</tr>
<tr>
<td>SDP0</td>
<td>SDP3</td>
</tr>
<tr>
<td>SDP1</td>
<td>SDP0</td>
</tr>
<tr>
<td>SDP1</td>
<td>SDP2</td>
</tr>
<tr>
<td>SDP2</td>
<td>SDP0</td>
</tr>
<tr>
<td>SDP2</td>
<td>SDP1</td>
</tr>
<tr>
<td>SDP2</td>
<td>SDP3</td>
</tr>
<tr>
<td>SDP3</td>
<td>SDP2</td>
</tr>
</tbody>
</table>

**Status:** No Fix.

36. **EndPoint (EP): Spurious MSI/MSIX Interrupt Generated**

**Problem:** When binding an interrupt from the default interrupt core (core 0) to the associated interrupt core, extra interrupts may be generated when clearing the PCI_MSIX_ENTRY_VECTOR_CTRL during an active interrupt session.

**Implication:** Extra interrupts may be generated during interrupt core binding.

**Workaround:** Device driver workaround has been identified and deployed to handle the extra interrupts.

**Status:** No Fix.
37. **EndPoint (EP): PCIe EP May not Detect Unexpected Completion Packets**
Problem: The PCIe EP may drop packets with unexpected completions if the unexpected completion packets are received back-to-back.
Implication: Unexpected completion armored packets may not be detected and logged.
Workaround: None.
Status: No Fix.

38. **GbE: GbE Near End Analog Loopback Not Supported**
Problem: The GbE Near End Analog Loopback is not supported by the PCH GbE Interface.
Implication: GbE Near End Analog Loopback is not supported for Debug purposes.
Workaround: None.
Status: No Fix.

39. **PCIe Root Port (RP): PCIe RP May not Automatically Switch into Compliance Mode**
Problem: The PCIe RP may not automatically switch into compliance mode when the transmitter is terminated to 50-ohm test load.
Implication: Affects compliance testing.
Workaround: Software configuration may be used to force the link to enter compliance mode in both components of the link and then initiate a hot reset on the link.
Status: No Fix.

40. **EndPoint (EP): PCIe EP Incorrect Completion ID**
Problem: The Bus Number (B) section within a Completion ID (B:D:F) sent to the Host by the PCIe EP is always set to '0' for any completion response. The Device and Function Numbers (D:F) sections are set correctly.
Implication: Violation of PCIe Specification for Type 0 Configuration Write Requests where Functions are required to capture the Bus Number in the Completion ID of the response.
Workaround: None.
Status: No Fix.

Implication: The LNKSTS2 Register cannot be read via Functions[1-4].
Workaround: Read the LNKSTS2 Register via Function 0.
Status: No Fix.
42. **EndPoint (EP): PCIe Malformed Packet Checking is not implemented**

**Problem:** A malformed PCIe TLP (Transaction Layer Packet) is a TLP that violates specific TLP formation rules as defined in the PCI Express Base Specification Revision 2.0 dated December 20, 2006. The PCIe EndPoint does not implement checks for malformed TLPs, and thus no malformed TLP errors will be reported by the device. The PCIe EndPoint does not transmit malformed TLPs.

**Implication:** Reception of the following types of malformed TLPs by the PCIe EndPoint may cause silent data corruption:

- The size of the data payload of a received TLP as given by the TLP's length field exceeds the length specified by the value in the Max_Payload_Size field of the PCIe EndPoint (Section 2.2.2 of PCIe Base Specification).
- The value in the TLP's length field does not match the actual amount of data included in the TLP (Section 2.2.2, Sec 2.2.9 of PCIe Base Specification).
- A TLP where the TLP Digest (TD) bit value does not correspond with the observed size (accounting for the data payload, if present), (Section 2.2.3 of PCIe Base Specification).
- All received TLPs which use undefined Type field values (Section 2.3 of PCIe Base Specification).

**Workaround:** As of October 2011 there were no published malformed errata/sightings that did not have a workaround for all Root Ports or Downstream ports listed below that would allow a malformed formed packet to be sent to the EndPoint:

- PCIe EndPoint directly connected to any of the PCIe Root Ports in these platforms:
  - Sandy Bridge EN/EP + Patsburg PCH
  - Sandy Bridge EN/EP + Chipset 8900 Series PCH
  - Sandy Bridge Gladden + Chipset 8900 Series PCH
  - Sandy Bridge Desktop + Cougar Point PCH
  - Ivy Bridge EN/EP + Patsburg PCH
  - Ivy Bridge Gladden + Chipset 8900 Series PCH
  - Ivy Bridge Desktop + Panther Point PCH
  - Jasper Forest + IbexPeak PCH
  - Nehalem + Tylersburg IOH + ICH10
  - Westmere + Tylersburg IOH + ICH10

- PCIe EndPoint directly connected to a downstream port of the following PCIe Switches:
  - PLX 87* family
  - IDT IDT89HPES32NT24AG2 switch

**Status:** No Fix.
43. **EndPoint (EP): PCIe EP Virtual Functions Wrongly Reporting Advisory Errors as Correctable Errors**


Implication: System software should handle these Advisory Errors as Non-Fatal Errors.

Workaround: None.

Status: No Fix.

44. **EndPoint (EP): PCIe EP Sends Two Error Messages to the Host for IO_RD to Unsupported Address Space**

Problem: When an unsupported request is detected with an IO_RD, the PCIe EP may return two error messages to the Host.

Implication: Induces multiple handling for the same error.

Workaround: Software should avoid IO_RD to unsupported address space.

Status: No Fix.


Problem: When clearing an Error status bit while handling an error, the PCIe Endpoint may spuriously generate another Error Message for the same error.

Implication: System software may be invoked for an error that has already been handled.

Workaround: None.

Status: No Fix.

46. **EndPoint (EP): PCIe EP Incorrect Handling of Multiple Errors**

Problem: If a function has a pending error that has not yet been handled and cleared, and a second error is detected by another function, the EP does not report the second error.

Implication: If the second error is an uncorrectable error, it goes undetected and may affect system operation.

Workaround: None.

Status: No Fix.

47. **EndPoint (EP): PCIe EP Incorrect Handling of Poisoned Memory Writes.**

Problem: The EP is supposed to handle a poisoned memory write as an Unsupported Request and abort the request, but the EP completes the write to the final destination with the poisoned data, and reports an error.

Implication: May cause unpredictable behavior if the writes target control structures.

Workaround: None.

Status: No Fix.

Problem: IO_WR transactions with poisoned data completes successfully without detection.

Implication: Target Registers may be corrupted.

Workaround: Software should perform a read after a write to verify the register value.

Status: No Fix.

49. **EndPoint (EP): PCIe EP Does Not Reliably Update the Header Log and First Error Pointer**

Problem: The Header Log and First Error Pointer are required to be updated for masked errors. If an unmasked error occurs after a masked error was detected, the Header Log and First Error Pointer are not be updated with the masked error information.

Implication: System software is unable to determine the PCIe transaction that caused the error.

Workaround: None.

Status: No Fix.


Problem: The PCIe EP reports Poisoned TLP error using Function Number 0 regardless of the Function that received the poisoned transaction.

Implication: Wrong error source indicator for errors not associate with Function 0.

Workaround: System software must scan all the PCIe EP functions to identify the error.

Status: No Fix.

51. **EndPoint (EP): PCIe EP Does Not Send Error Message for MMIO Read transaction to Unsupported Memory Space**

Problem: The PCIe EP does not send an error message for MMIO Read access to unsupported memory space even though it indicates the error in the Error Status Register and completes the Read Request with Unsupported Request Status.

Implication: None.

Workaround: System software should not access Unsupported Memory space.

Status: No Fix.

52. **EndPoint (EP): Active State Power Management (ASPM) Not Supported**

Problem: The PCIe EP does not support Active State Link Power Management.

Implication: If Active State Power Management is enabled and the link enters L0s, the EP may not re-enter L0. This will cause the system to hang.

Workaround: Disable Active State Power Management.

Status: No Fix.

Problem: The PCIe Specification requires that non function-specific DLPEs should be logged by all functions in the device which are configured to log the error, and should be reported by the configured functions. However, at the EP, only the last active function (last function which received a Config transaction) reports the error.

Implication: Violation of PCIe Specification for DLPE Error Reporting.

Workaround: None.

Status: No Fix.

54. **EndPoint (EP): PCIe EP Transition from D3HOT to L1**

Problem: If a MEM_RD or IO_WR request is received when the EP is in D3HOT state with the Link in L1, the EP appropriately transitions to L0 and responds to the request as Unsupported Request (UR). However, the link fails to transition back to the L1 state after the completion and stays in L0 state.

Implication: Violation of PCIe Power Management specifications.

Workaround: None.

Status: No Fix.

55. **EndPoint (EP): Some PCIe EP Configuration Registers have Wrong Attribute Assignment**

Problem: Some EP configuration registers have been wrongly assigned with Read/Write-Once-Sticky (RWOS) access attributes instead of Read-Only (RO) attributes.

The incorrect attribute affect the following Physical and Virtual Function (PF/VF) registers:
- PCC - PF Class Code Register
- PSVID - PF Subsystem Vendor ID
- PSID - PF Subsystem ID Register
- PLCAPR[0:3] - PF Link Capabilities Register
- PLSR[0:3] - PF Link Status Register
- PSRIOVFDID - PF SRIOV VF Device ID
- VCC[0:15] - VF Class Code Register
- VSID[0:15] - VF Subsystem ID Register

Implication: May fail PCIe Compliance tests.

Workaround: None.

Status: No Fix.
56. **EndPoint (EP): PCIe EP Transition from D3HOT to D0uninitialized**

**Problem:** When the EP responds to a PCIe transition from D0uninitialized to D3HOT, the link appropriately transitions from L0 to L1. However, when the EP is transitioned back from D3HOT to D0uninitialized, the link transitions from L1-to-L0-to-L1, instead of L1-to-L0.

**Implication:** Violation of PCIe Power Management specifications.

**Workaround:** Perform the transition through D0active (D0uninitialized-to-D0active-to-D3HOT).

**Status:** No Fix.

57. **EndPoint (EP): PCIe EP Link Control Register 2 (PLCNTLR2) Sticky Bits Not Retaining value after Hot Reset**

**Problem:** The EP PCIe Configuration space PLCNTLR2 Register (Configuration: Offset 0xA4) bits with Read-Write-Sticky (RWS) attributes are reset to '0b' after Hot Reset.

**Implication:** Functions that require the bits to remain sticky are impacted. For example, it impacts system compliance testing.

**Workaround:** None.

**Status:** No Fix.

58. **USB: PLL Configuration Settings for USB-I/O Interface**

**Problem:** For PCH B0 Stepping, the power-up default clock phase may cause transmit clock timing violations.

**Implication:** The USB transmitter may not function properly if the appropriate clock phase is not selected.

**Workaround:** BIOS workaround has been identified and should be implemented as follows:
- BIOS should program USBIR<n>, Bit[31] = '1b.'
- BIOS should program PLLCTL2.U2TXPSEL (RCBA, Offset 0x356C), Bits[31:29] = 0x3.
- BIOS should program USBIR<n>, Bit[31] = '0b.'

**Status:** No Fix.

59. **EndPoint (EP): PCIe Transaction Pending Bit Initialization**

**Problem:** The Transaction Pending bit in the PCIe Status Register (PPDSTAT.TP) indicates that the PCIe Function has pending Non-Posted requests awaiting completions. The PCIe Specification requires the bit be cleared when all pending requests have completed successfully or completed with a timeout. At the EP, the bit is cleared only for transactions that complete successfully; it is not cleared if the pending transaction complete with a timeout.

**Implication:** The Transaction Pending bit is one of the resources that software uses to quiesce a function prior to issuing a Function Level Reset (FLR).

**Workaround:** None.

**Status:** No Fix.
60. **EndPoint (EP): Incorrect I/O Transaction Response in D3HOT State**

**Problem:** The EP responds normally to all I/O transactions when in D3HOT state, as if in D0 state, instead of responding with Unsupported Request (UR).

**Implication:** Violation of PCIe Specifications.

**Workaround:** Avoid I/O transactions when EP is in D3HOT state.

**Status:** No Fix.

61. **PCH: IEEE Std. 1149.6 EXTEST_PULSE and EXTEST_TRAIN Instructions Not Supported by Non-EP_JTAG Port**

**Problem:** The PCH contains two separate JTAG (TAP) ports. One is used by the Non-Endpoint section on the PCH (JTAG) and the second is for the Endpoint section on the PCH (EP_JTAG). Both JTAG ports are compatible with the IEEE* Std. 1149.1; but only the EP_JTAG is compatible with IEEE Std. 1149.6 instructions set. The Non-EP JTAG (JTAG), which connects to the DMI/SATA/PCIe (Root)/USB legacy I/O interfaces, is not compatible with the IEEE Std. 1149.6 and does not support the EXTEST_PULSE and EXTEST_TRAIN instructions.

**Implication:** IEEE Std.1149.6 instruction set not supported by the Non-EP JTAG port.

**Workaround:** None.

**Status:** No Fix.

62. **PCH: Auxiliary (AUX) and Auxiliary2 (AUX2) Thermal Trip Interrupts not Functional**

**Problem:** The generation of PCI interrupts on AUX and AUX2 thermal trip points in the Thermal Sensors (TS0 and TS1) do not work properly.

**Implication:** Thermal interrupts are limited to Catastrophic and Hot state only.

**Workaround:** BIOS should disable the generation of interrupts on AUX and AUX2 thermal trips (TS0PIEN/TS1PIEN; TBARB +0x82/0xC2) as follows:

- BIOS should program TS0PIEN/TS1PIEN, Bit[0,3,4,7] = ‘0b.’

**Status:** No Fix.


**Problem:** When the PCIe Endpoint transaction timer expires, an error message is not sent to the Host. However, all the relevant error status bits are updated correctly.

**Implication:** Results in incomplete transaction which may cause the device to hang.

**Workaround:** Device driver should implement a timeout mechanism to detect device hang condition. This timeout mechanism can then be used by the software to intervene and reset the device.

**Status:** No Fix.
64. **EndPoint (EP): PCIe EP Does Not Register Correctable Errors**

**Problem:** When the PCIe EP receives and detects a Receiver Error it does not set the Correctable Error Detected (CED) bit in the PF PCIe Device Status Register (PPDSTAT[0]). However, a correctable error message is sent to the Host and the Receiver Error bit (RES) is set in the PF PCIe AER Correctable Error Register (PPAERCS[0]).

**Implication:** Violation of system error reporting.

**Note:** Since the PCIe EP supports AER features, the device driver can use the AER Correctable Error Status register to identify the cause of the correctable error message.

**Workaround:** None.

**Status:** No Fix.

65. **EndPoint (EP): PCIe EP Incorrect Handling of Read Completions with Unsupported Request (UR) Status**

**Problem:** When the PCIe Endpoint receives a Read Completion with UR status it does not indicate the UR condition to the Requester of the read. The Requester may wait indefinitely for the completion of the transaction which can cause I/O requests back-up at the device.

**Implication:** The transaction incompletion may cause the device and system to hang.

**Workaround:** Device driver should implement a timeout mechanism to detect device hang condition. This timeout mechanism can then be used by the software to intervene and reset the device.

**Status:** No Fix.

66. **EndPoint (EP): PCIe EP does not Enable the Correct number of Virtual Functions (VFs)**

**Problem:** The NUMVF field of PF SRIOV Number of VFs Register (PSRIOVNUMVF), (BM:D0:F0; Offset 150h - 153h, Bits[15:0]) allows software to define the number of VFs assigned to a Physical Function (PF) as part of the process of creating VFs. Programming the NUMVF field does not enable the correct number of VFs as expected. The actual number of Enabled and Expected VFs as shown as follows:

<table>
<thead>
<tr>
<th>NUMVF</th>
<th>Actual # of VFs Enabled</th>
<th>Expected # of VFs</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0x01</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>0x02</td>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>0x03</td>
<td>4</td>
<td>3</td>
</tr>
<tr>
<td>0x04</td>
<td>5</td>
<td>4</td>
</tr>
<tr>
<td>0x05</td>
<td>6</td>
<td>5</td>
</tr>
<tr>
<td>0x06</td>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>0x07</td>
<td>8</td>
<td>7</td>
</tr>
<tr>
<td>----</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td>0x0F</td>
<td>16</td>
<td>15</td>
</tr>
<tr>
<td>0x10</td>
<td>Undefined</td>
<td>16</td>
</tr>
</tbody>
</table>

**Implication:** Inhibits the capability to enable only 1 VF. Provides capability to enable 2-16 VFs.

**Workaround:** None.

**Status:** No Fix.
67. **GbE: SGMII Interface Receiver does not meet Input Differential Hysteresis (Vhyst) Specification**

**Problem:** The SGMII Specification requires the receiver to ignore signals below 25 mV hysteresis voltage. However, the receiver may change states on input voltages close the 25 mV hysteresis specification which may cause unwanted state changes with non-monotonic input signals.

**Implication:** Although this is a specification violation, it does not affect the functional operation of the interface.

**Workaround:** None.

**Status:** No Fix.

68. **SATA: Incorrect Number of Supported Ports Reported**

**Problem:** The SATA AHCI Host Capabilities Register is configured to indicate that the SATA Controller supports four ports (B0:D31:F2: ABAR + 00h, Bit[4:0] = "03h"). The number of supported ports in the register (NPs) should have been set to "01h" to indicate support for two ports.

**Implication:** Incorrect reporting of supported ports. All PCH SKUs support only two ports.

**Workaround:** Driver should ignore the setting in the CAP Register, but instead to use the BIOS configuration of the "Active Ports" in the Ports Implemented Register (B0:D31:F2: ABAR + 0Ch, Bit[5:4]).

**Status:** No Fix.

69. **Endpoint (EP): PCIe EP Does not Indicate Poisoned Data from Reads of Corrupted Memory**

**Problem:** The EP fails to set the Poisoned Data bit (EP bit) in the completion header for memory reads with corrupted data.

**Implication:** Minimal impact because IA software is notified via interrupts when internal errors are detected.

**Workaround:** None.

**Status:** No Fix.
70. **Endpoint (EP): PCIe EP Link May Not Train**

**Problem:** The default mux setting selects the wrong analog detect signal which may cause the internal State Machines to get out of sync.

**Implication:** If the state machines get out of sync, the link will not train.

**Workaround:** This issue can be fixed with an EEPROM image upgrade.
- Using the Intel starter images:
  - The EEPROM Version = 3.0 or higher, includes the workaround.

OR
- If you build your own image with EICT, include the following:
  “LAN0-CR Auto_Config_Power_Up_Ptr_0x27-CR-Bottom_C.txt” version2 or higher in the EICT Pointer Field “LAN0 > LAN0 CSR Auto Config Power Up Ptr.”

**Note:** Intel recommends that the latest EEPROM Version (version 3.0 or higher) should be used.

**Status:** No Fix.

71. **GbE: SGMII Interface Transmit Rise (trise) and Fall (tfall) AC Timing Specification Violation**

**Problem:** The SGMII interface transmit Rise (trise) and Fall (tfall) times do not meet the SGMII AC Timing Specification.
- The expected specification timing for trise and tfall is 100 psec (min) and 200 psec (max) for 20% - 80% voltage rise or fall.
- The measured PCH SGMII interface timing is 85 psec for 20% - 80% voltage rise or fall.

**Implication:** Although this is a specification violation, it does not affect the functional operation of the interface.

**Workaround:** None.

**Status:** No Fix.

72. **Removed**

73. **Endpoint (EP): PCIe EP Link Disable requires Hot Reset**

**Problem:** The EP does not perform an internal upstream port reset on PCIe Link Disable as required by the PCI Express specification.

**Implication:** If Link Disable is performed the credit consumed counters are not reset, once the link re-trains the device will hang due to lack of available credits.

**Workaround:** After clearing the Link Disable bit in the Root or Switch Downstream Port connected to the PCH, a Hot Reset must be performed by setting the Secondary Bus Reset bit of the Bridge Control Register associated with the same Root or Switch Downstream Port.

**Status:** No Fix.
74. **GbE: GbE MACs PCI Config Space Does not contain Valid VID/DID Default Values**

**Problem:** The GbE MACs do not have valid VID/DID default values in the PCI configuration space for the PCH C0 and C1 Steppings.

**Implication:** If an EEPROM with a valid image is not loaded during power-up or system reset, then the GbE MACs VID and DID may be randomly set and invalid.

**Note:** It is a mandatory requirement to have a pre-programmed EEPROM image in the system; hence this is only an ALERT to provide the EEPROM.

**Workaround:** Ensure that the platform contains a pre-programmed EEPROM with valid VID/DID before powering up the system.

**Status:** No Fix.

75. **GbE: GbE Interface Transmit Voltage Level Specification Violation**

**Problem:** The GbE 1000BASE-BX transmit buffers have been designed to maximize performance and robustness over a variety of routing scenarios. As a result, the transmitter signaling voltage levels may exceed the maximum motherboard TX connector and RX connector peak-to-peak voltage specification of 1350 mV by about 5%. (See Transmitter Specification at TP-T (Table 17), of PICMG 3.1, R1.0 Specification.)

**Implication:** Although this is a specification violation, it does not affect the functional operation of the interface.

**Workaround:** Ensure that the signal routing length from TP-1 to TP-4 is greater than 10”. Refer to Intel® Communications Chipset 8900 Series Platform Design Guide (PDG) for maximum routing length. (See Figure 2.)

**Figure 2.** 1000BASE-BX/FC-PI Transmitter Electrical Specifications

**Status:** No Fix.
76. **USB: USB Full/Low Speed Port Reset or Clear Transaction Translation (TT) Buffer Request**

**Problem:** One or more full/low speed USB devices on the same RMH controller may be affected if the devices are not suspended and either (a) software issues a Port Reset OR (b) software issues a Clear TT Buffer request to a port executing a split full/low Speed Asynchronous Out Command.

- The small window of exposure for Full-Speed device is around 1.5 micro-seconds and around 12 micro-seconds for Low-Speed device.

**Implication:** The affected port may stall or receive stale data for a newly arrived split transfer occurring at the time of the Port Reset or Clear TT Buffer request.

**Note:** This issue has only been observed in a synthetic test environment.

**Workaround:** None.

**Status:** No Fix.

77. **USB: USB RMH Think Time Issue**

**Problem:** The USB RMH Think Time may exceed its declared value in the RMH hub descriptor register value of 8 full-speed bit times.

**Implication:** If the OS USB driver fully subscribes to USB microframe, LS/FS transactions may exceed the microframe boundary.

**Note:** No functional failures have been observed.

**Workaround:** None.

**Status:** No Fix.

78. **USB: USB RMH False Disconnect Issue**

**Problem:** The PCH may falsely detect a USB High-Speed (HS) device disconnect if all of the following conditions are met:

1. The HS device is connected through the Rate Matching Hub (RMH) of the PCH’s EHCI controller either directly or through a high-speed hub or series of high-speed hubs.
2. The device is resuming from selective suspend or port reset.
3. The resume occurs within a narrow time window during the EOP (End of Packet) portion of the SOF (Start of Frame) Packet on the USB bus.

**Implication:** Following the false disconnect, the HS device will be automatically re-enumerated. The system implication will depend on the cause of the resume event:

- If the resume event is a port reset, a second port reset will be automatically generated and the device re-enumerated. No end user impact is expected.
- If the resume event is a hardware or software initiated resume from selective suspend, the implication will be device and software specific, which may result in anomalous system behavior.

**Note:** If the HS device is a hub, then all of the devices behind the hub, independent of the device speed, may also be re-enumerated.

**Workaround:** None.

**Status:** No Fix.

**Problem:** The internal pull-ups on GbE[3:0]_LED/EP_xxx signals de-assert prior to sampling of internal straps muxed onto these signals.

**Implication:** Muxed straps may be sampled in a LOW state leading to strap based settings not being appropriately configured for the following straps:
- EP Slave SMBus Address Configuration
- PCIe SR-IOV/ARI Enable/Disable
- PCIe CEM 2.0 Compliant Reset Sequence

**Workaround:** Implement board level termination on GbE[3:0]_LED_xxx signals. Refer to GBE3_LED/EP_RESET_SEQ Strap LOW De-featured and External Strapping Requirements for GBE[3:0]_LED_xxx updated strap requirements.

**Status:** No Fix.

80. **SATA: SATA Signal Voltage Level**

**Problem:** The 1.5 Gb/s and 3.0 Gb/s SATA transmit buffers have been designed to maximize performance and robustness over a variety of routing scenarios. As a result, the SATA 1.5 Gb/s & 3.0 Gb/s (Gen1i, Gen1m, Gen2i, and Gen2m) transmit signaling voltage levels may exceed the maximum motherboard TX connector and device RX connector voltage specifications (Section 7.2.1 of the Serial ATA Specification, Revision 2.5).

**Implication:** Although this is a specification violation, it does not affect the functional operation of the interface.

**Workaround:** None.

**Status:** No Fix.


**Problem:** The values for the capability pointers are incorrect resulting in a broken link list.

**Implication:** Capabilities will not be visible.

**Workaround:** None.

**Status:** No Fix.
82. **PCH: Possible Increased Bit Error Rate (BER) on SATA, PCIe Root Ports, PCIe EndPoint, and LAN Port Media Interfaces**

**Problem:** A small subset of parts could be susceptible to an increased occurrence in Bit Error Rate (BER) up to link failure for the SATA, PCIe Root Ports, PCIe EndPoint and the LAN port media interfaces when all supply rails are near maximum voltage ($V_{\text{max}}$).

**Implication:** If a system has a susceptible part and all of the supply rails are near $V_{\text{max}}$, then increased BER up to link failure may occur.

**Workaround:** BIOS and EEPROM workarounds have been identified and should be implemented as follows:

- For SATA and PCIe Root Ports update the mPHY setting as documented in the *Intel® Communications Chipset 8900 Series BIOS Specification* (Electronic Only Doc# 32417) version 1.3 or later.
- For PCIe EndPoint and LAN port Media interfaces update the EEPROM to version 3.3 or later.
  - The latest EEPROMs may be obtained from the EEPROM Collateral for *Intel® Communications Chipset 8900 Series - Download Instructions* (Doc# 470620).

**Status:** No Fix.
83. **DMI Port: GPIO17 Strap Is not Functional for DMI RX Termination**

**Problem:** Direct Media Interface (DMI) RX (DMI_RX(p/n)[3:0]) termination is referenced to VCCPCPU. The GPIO17 strap does not change the reference to Vss as specified in the Datasheet.

**Implication:** If using any of the DC coupled processors in Table 6, the signal eye height is reduced and the part is sourcing more current than it was designed to, which has a significant negative impact on the published pFail; therefore, the workaround MUST be applied.

### Table 6. Workaround Must Be Applied

<table>
<thead>
<tr>
<th>Processor</th>
<th>CPU ID1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel® Xeon® E3-1125C v2</td>
<td>0x0000306Ax</td>
</tr>
<tr>
<td>Intel® Xeon® E3-1105C v2</td>
<td>0x0000306Ax</td>
</tr>
<tr>
<td>Intel® Core™ i3 3115</td>
<td>0x0000306Ax</td>
</tr>
<tr>
<td>Intel® Pentium® B925C</td>
<td>0x0000306Ax</td>
</tr>
<tr>
<td>Intel® Core™ i7 4702EC</td>
<td>0x0000306Cx</td>
</tr>
<tr>
<td>Intel® Core™ i7 4700EC</td>
<td>0x0000306Cx</td>
</tr>
<tr>
<td>Intel® Core™ i5 4402EC</td>
<td>0x0000306Cx</td>
</tr>
</tbody>
</table>

1 "x" is the stepping and must be ignored.

**Note:** Workaround MUST NOT be applied:

- If the DMI interface is AC coupled regardless of processor
- Or
- If using any of the processors in Table 7.

### Table 7. Workaround Must Not Be Applied

<table>
<thead>
<tr>
<th>Processor</th>
<th>CPU ID1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel® Xeon® E3-1125C</td>
<td>0x0000206Ax</td>
</tr>
<tr>
<td>Intel® Xeon® E3-1105C</td>
<td>0x0000206Ax</td>
</tr>
<tr>
<td>Intel® Core™ i3 2115</td>
<td>0x0000206Ax</td>
</tr>
<tr>
<td>Intel® Pentium® B915C</td>
<td>0x0000206Ax</td>
</tr>
<tr>
<td>Intel® Celeron® 725C</td>
<td>0x0000206Ax</td>
</tr>
</tbody>
</table>

1 "x" is the stepping and must be ignored.

**Workaround:** BIOS implementation follows Intel® Communications Chipset 89xx Series BIOS Specification (Electronic Only Doc# 33545) version 1.4 or later. See section titled “Early DMI Termination Initialization.”

**Note:** Intel has completed all certifications and validation necessary to ensure the DMI interface will train to allow initial booting to apply the fix if your design is within the Platform Design Guidelines (PDG) guidelines published for the processor used in your design.

If your design is outside of the PDG guidelines, additional analysis is required. See document Intel® Communications Chipset 89xx Series: Margin for Direct Media Interface (DMI) (document number 544453) for details.

**Status:** No Fix.
### Specification Changes

1. **GBE3_LED/EP_RESET_SEQ Strap LOW De-featured**

The GBE3_LED/EP_RESET_SEQ pull-down strap option is de-featured and not supported by Intel® Communications Chipset 8900 Series. The option is re-defined as "RESERVED" in Table 32-8 and is not a supported configurable option.

Update to **Table 32-8. LED, Software Defined, Miscellaneous Signals**

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>I/O Type</th>
<th>Technology</th>
<th>Ball Count</th>
<th>Internal/External Resistor Pull-Up/Down</th>
<th>BScan Support</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>GBE3_LED/EP_RESET_SEQ¹</td>
<td>O</td>
<td>LVTTL</td>
<td>1</td>
<td>Internal (Active for 200 µs after assertion of AUX_PWROK)</td>
<td>1149.1</td>
<td>Port 3 LED. Programmable LED, mode encoding set by GbE EEPROM. This signal can be use as a strapping function to control reset sequence. 0 Silicon A0 Compatible Reset Sequence (Pull-Down Required) RESERVED 1 PCIe* CEM 2.0 Compliant Reset sequence (default Pull-up Required) Sampling occurs during the first 200 ns after assertion of AUX_PWROK. Thereafter the pin functions as a LED output. <strong>Note:</strong> External board strap required to guarantee expected configuration setting. Assert strap active until 1ms after assertion of AUX_PWROK.</td>
</tr>
</tbody>
</table>

¹ Naming applicable to DH89xxCC/DH89xxCL, respectively
Specification Clarifications

1. **GbE: Use of Wake on LAN Together with Manageability**

   **Note:** This specification clarification is applicable to the DH89xxCC SKU.

   **Clarification:** The Wakeup Filter Control Register (WUFC) contains the NoTCO bit, which affects the behavior of the wakeup functionality when manageability is in use. Note that if manageability is not enabled, the value of NoTCO has no effect.

   When NoTCO contains the hardware default value of 0b, any received packet that matches the wakeup filters will wake the system. This could cause unintended wakeups in certain situations. For example, if Directed Exact Wakeup is used and the manageability shares the host’s MAC address, IPMI packets that are intended for the BMC will wake the system, which might not be the intended behavior.

   When NoTCO is set to 1b, any packet that passes the manageability filter, even if it also is copied to the host, is excluded from the wakeup logic. This solves the previous problem since IPMI packets will not wake the system. However, with NoTCO = 1b, broadcast packets, including broadcast magic packets, will not wake the system since they pass the manageability filters and are therefore excluded.

   The Intel Windows* drivers set NoTCO by default.

<table>
<thead>
<tr>
<th>Effects of NoTCO</th>
<th>NoTCO</th>
<th>Shared MAC Address</th>
<th>Unicast Packet</th>
<th>Broadcast Packet</th>
</tr>
</thead>
<tbody>
<tr>
<td>Settings WOL</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Magic Packet</td>
<td>0b</td>
<td>-</td>
<td>OK</td>
<td>OK</td>
</tr>
<tr>
<td>Magic Packet</td>
<td>1b</td>
<td>Y</td>
<td>No wake</td>
<td>No wake</td>
</tr>
<tr>
<td>Magic Packet</td>
<td>1b</td>
<td>N</td>
<td>OK</td>
<td>No wake</td>
</tr>
<tr>
<td>Directed Exact</td>
<td>0b</td>
<td>Y</td>
<td>Wake even if MNG packet. No way to talk to BMC without waking host.</td>
<td>N/A</td>
</tr>
<tr>
<td>Directed Exact</td>
<td>0b</td>
<td>N</td>
<td>OK</td>
<td>N/A</td>
</tr>
<tr>
<td>Directed Exact</td>
<td>1b</td>
<td>-</td>
<td>OK</td>
<td>N/A</td>
</tr>
</tbody>
</table>

2. **GbE SMBus: Illegal STOP Condition**

   **Note:** This specification clarification is applicable to the DH89xxCC SKU.

   **Clarification:** It is important to prevent illegal STOP conditions on the SMBus interface, even when resetting the Management Controller (MC).

   Specifically, a STOP condition should never be generated by the MC during the high clock phase of an ACK cycle while reading packet data from GbE Controller as part of a Receive TCO LAN packet transaction.

   If this situation occurs, the Controller replies with a NACK to all future commands until a power cycle. As a result, the SMBus interface becomes inoperable.

   **Workaround:** Ensure that this illegal sequence does not occur, even during MC reset.
3. **GbE SERDES: AN_TIMEOUT Only Works When Link Partner Idle**

*Note:* This specification clarification is applicable to the DH89xxCC SKU.

**Clarification:** The auto-negotiation timeout mechanism (PCS_LCTL.AN_TIMEOUT_EN) only works if the SerDes partner is sending idle code groups continuously for the duration of the timeout period, which is the usual case.

However, if the partner is transmitting packets, an auto-negotiation timeout will not occur since auto-negotiation is restarted at the beginning of each packet. If the partner has an application that indefinitely transmits data despite the lack of any response, it is possible that a link will not be established.

**Workaround:** If this is a concern, the auto-negotiation timeout mechanism may be considered unreliable and an additional software mechanism could be used to disable auto-negotiation if sync is maintained without a link being established (PCS_LSTS.SYNC_OK=1b and PCS_LSTS.LINK_OK=0b) for an extended period of time.

4. **External Strapping Requirements**

**Clarification:** The internal pull-ups on GBE[3:0]_LED signals de-assert before sampling. External platform straps are required on these signals for expected configuration options. Table 32-8 is updated to define external strap requirements. See Errata #79 "Endpoint (EP): Internal pull-ups on GbEx_LED/EP_xxx Signals De-asserted Before Sampling”
## Specification Clarifications—Chipset 8900 Series

Update to Table 32-8. LED, Software Defined, Miscellaneous Signals

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>I/O Type</th>
<th>Technology</th>
<th>Ball Count</th>
<th>Internal/External Resistor Pull-Up/Down</th>
<th>BScan Support</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>GBE0_LED/EP_SMB_ADR2&lt;sup&gt;3&lt;/sup&gt;</td>
<td>O</td>
<td>LV TTL</td>
<td>1</td>
<td>Internal (Active for 200 µs after assertion of AUX_PWR0K)</td>
<td>1149.1</td>
<td>Port 0 LED. Programmable LED, mode encoding set by GbE EEPROM. On power-up this signal becomes an input to Strap SMBus Slave Address bit 2. The EP SMBus slave is accessed with address[7:1] = 1110,&lt;wbr&gt;XX0. Sampling occurs during the first 200 ns after assertion of AUX_PWR0K. Thereafter the pin functions as an LED output. External board strap required to guarantee expected configuration setting. Assert strap active until 1ms after assertion of AUX_PWR0K. Refer to Note under Description 1149.1</td>
</tr>
<tr>
<td>GBE1_LED/EP_SMB_ADR3&lt;sup&gt;3&lt;/sup&gt;</td>
<td>O</td>
<td>LV TTL</td>
<td>1</td>
<td>Internal (Active for 200 µs after assertion of AUX_PWR0K)</td>
<td>1149.1</td>
<td>Port 1 LED. Programmable LED, mode encoding set by GbE EEPROM. On power-up this signal becomes an input to Strap SMBus Slave Address bit 3. The EP SMBus slave is accessed with address[7:1] = 1110,&lt;wbr&gt;XX0. Sampling occurs during the first 200 ns after assertion of AUX_PWR0K. Thereafter the pin functions as an LED output. External board strap required to guarantee expected configuration setting. Assert strap active until 1ms after assertion of AUX_PWR0K. Refer to Note under Description 1149.1</td>
</tr>
<tr>
<td>GBE2_LED/EP_VF_ENABLED&lt;sup&gt;3&lt;/sup&gt;</td>
<td>O</td>
<td>LV TTL</td>
<td>1</td>
<td>Internal (Active for 200 µs after assertion of AUX_PWR0K)</td>
<td>1149.1</td>
<td>Port 2 LED. Programmable LED, mode encoding set by GbE EEPROM. This signal can be use as a strapping function to enable or disable PCIe* SRIOV GBE2_LED: 0 Disable SRIOV (Pull-Down Required) 1 Enable SRIOV (default Pull-up Required) Sampling occurs during the first 200 ns after assertion of AUX_PWR0K. Thereafter the pin functions as an LED output. External board strap required to guarantee expected configuration setting. Assert strap active until 1ms after assertion of AUX_PWR0K. Refer to Note under Description 1149.1</td>
</tr>
<tr>
<td>GBE3_LED/EP_RESET_SEQ&lt;sup&gt;3&lt;/sup&gt;</td>
<td>O</td>
<td>LV TTL</td>
<td>1</td>
<td>Internal (Active for 200 µs after assertion of AUX_PWR0K)</td>
<td>1149.1</td>
<td>Port 3 LED. Programmable LED, mode encoding set by GbE EEPROM. This signal can be use as a strapping function to control reset sequence. 0 Silicon A0 Compatible Reset Sequence (Pull-Down Required) RESERVED 1 PCIe* CEM 2.0 Compliant Reset sequence (default Pull-up Required) Sampling occurs during the first 200 ns after assertion of AUX_PWR0K. Thereafter the pin functions as a LED output. External board strap required to guarantee expected configuration setting. Assert strap active until 1ms after assertion of AUX_PWR0K. Refer to Note under Description 1149.1</td>
</tr>
</tbody>
</table>

### Notes:
1. For designs where these signals are NOT used to drive platform GBE LEDs, the board level terminations may be hard wired to the desired strap configuration.
2. Refer to Intel® Xeon® Processor E5-2658 and E5-2448L with Intel® Communications Chipset 8920 Development Kit for implementation reference.
3. Naming applicable to DH89xxCC/DH89xxCL, respectively.