## Contents

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Revision History</td>
<td>4</td>
</tr>
<tr>
<td>Preface</td>
<td>5</td>
</tr>
<tr>
<td>Errata Summary</td>
<td>7</td>
</tr>
<tr>
<td>Errata</td>
<td>13</td>
</tr>
<tr>
<td>Specification Changes</td>
<td>35</td>
</tr>
<tr>
<td>Specification Clarifications</td>
<td>36</td>
</tr>
<tr>
<td>Documentation Changes</td>
<td>37</td>
</tr>
</tbody>
</table>

October 2013  
Intel® Atom™ Processor E3800 Product Family  
Specification Update  
Document Number: 329901-001US
# Revision History

<table>
<thead>
<tr>
<th>Revision</th>
<th>Description</th>
<th>Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.0</td>
<td>Initial release.</td>
<td>October 2013</td>
</tr>
</tbody>
</table>

§
Preface

This document is an update to the specifications contained in the Affected Documents table below. This document is a compilation of device and document errata, specification clarifications, and changes. It is intended for hardware system manufacturers and for software developers of applications, operating system, or tools.

Information types defined in the Nomenclature section of this document are consolidated into this document and are no longer published in other documents.

This document may also contain information that has not been previously published.

Throughout this document Intel® Atom™ Processor E3800 Product Family is referred to as Processor or SoC.

Affected Documents

<table>
<thead>
<tr>
<th>Document Title</th>
<th>Document Number/Location</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel® Atom™ Processor E3800 Product Family Datasheet</td>
<td>538136</td>
</tr>
</tbody>
</table>

Note: Contact local Intel representative for the latest document number.

Related Documents

<table>
<thead>
<tr>
<th>Document Title</th>
<th>Document Number/Location</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1: Basic Architecture (#253665)</td>
<td></td>
</tr>
<tr>
<td>Intel® 64 and IA-32 Architectures Software Developer's Manual Documentation Changes</td>
<td></td>
</tr>
<tr>
<td>Bay Trail-I SoC BIOS Writers Guide – Volume 1 of 2</td>
<td></td>
</tr>
<tr>
<td>Bay Trail-I SoC BIOS Writers Guide – Volume 2 of 2</td>
<td></td>
</tr>
</tbody>
</table>

**Errata** are design defects or errors. These may cause the SoC behavior to deviate from published specifications. Hardware and software designed to be used with any given stepping must assume that all errata documented for that stepping are present on all devices.

**S-Spec Number** is a five-digit code used to identify products. Products are differentiated by their unique characteristics, for example, core speed, L2 cache size, package type, etc. as described in the component identification information table. Read all notes associated with each S-Spec number.

**Specification Changes** are modifications to the current published specifications. These changes will be incorporated in any new release of the specification.

**Specification Clarifications** describe a specification in greater detail or further highlight a specification's impact to a complex design situation. These clarifications will be incorporated in any new release of the specification.

**Documentation Changes** include typos, errors, or omissions from the current published specifications. These will be incorporated in any new release of the specification.

**Note:** Errata remain in the specification update throughout the product’s lifecycle, or until a particular stepping is no longer commercially available. Under these circumstances, errata removed from the specification update are archived and available upon request. Specification changes, specification clarifications and documentation changes are removed from the specification update when the appropriate changes are made to the appropriate product specification or user documentation (datasheets, manuals, etc.).
Errata Summary

The table included in this section indicated the Errata that apply to the Intel® Atom™ Processor E3800 Product Family. Intel may fix some of the errata in a future stepping of the component and account for the other outstanding issues through documentation or specification changes as noted. This table uses the following notations:

Codes Used in Summary Table

Stepping

X: This Erratum, Specification Change or Clarification that applies to this stepping.

Blank (No mark): This erratum is fixed in listed stepping or specification change does not apply to list stepping.

Status

Doc: Document change or update that will be implemented.

Plan Fix: This erratum may be fixed in a future stepping of the product.

Fixed: This erratum has been previously fixed.

No Fix: There is no plan to fix this erratum.

Row

Shaded: This item is either new or modified from the previous version of the document.
## Table 1. Errata (1 of 5)

<table>
<thead>
<tr>
<th>Number</th>
<th>Stepping</th>
<th>Status</th>
<th>Errata Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>VLI1</td>
<td>X</td>
<td>No Fix</td>
<td>Accessing Unimplemented ISP MMIO Space May Cause a System Hang</td>
</tr>
<tr>
<td>VLI2</td>
<td>X</td>
<td>No Fix</td>
<td>Quad Word Transactions in Violation of Programming Model May Result in System Hang</td>
</tr>
<tr>
<td>VLI3</td>
<td>X</td>
<td>No Fix</td>
<td>GPIO Registers Do Not Support 8 or 16-bit Transactions</td>
</tr>
<tr>
<td>VLI4</td>
<td>X</td>
<td>No Fix</td>
<td>CSI Interface May Not Correct Certain Single-bit Errors</td>
</tr>
<tr>
<td>VLI5</td>
<td>Fixed</td>
<td></td>
<td>ULPI Bus Marginality for USB Device Mode</td>
</tr>
<tr>
<td>VLI6</td>
<td>X</td>
<td>No Fix</td>
<td>Anomalies in USB xHCI PME Enable and PME Status</td>
</tr>
<tr>
<td>VLI7</td>
<td>X</td>
<td>No Fix</td>
<td>eMMC Asynchronous Abort May Cause a Hang</td>
</tr>
<tr>
<td>VLI8</td>
<td>X</td>
<td>No Fix</td>
<td>SD Host Controller Incorrectly Reports Supporting of Suspend/ Resume Feature</td>
</tr>
<tr>
<td>VLI9</td>
<td>X</td>
<td>No Fix</td>
<td>SD Host Controller Error Status Registers May be Incorrectly Set</td>
</tr>
<tr>
<td>VLI10</td>
<td>X</td>
<td>No Fix</td>
<td>SD Host Controller Registers Are Not Cleared by Software Reset</td>
</tr>
<tr>
<td>VLI11</td>
<td>X</td>
<td>No Fix</td>
<td>Timing Specification Violation on SD Card Interface</td>
</tr>
<tr>
<td>VLI12</td>
<td>X</td>
<td>No Fix</td>
<td>SD Card Controller Does Not Disable Clock During Card Power Down</td>
</tr>
<tr>
<td>VLI13</td>
<td>X</td>
<td>No Fix</td>
<td>Reset Sequence May Take longer Than Expected When ACG is Enabled in SD and SDIO Controllers</td>
</tr>
<tr>
<td>VLI14</td>
<td>X</td>
<td>No Fix</td>
<td>xHCI Port Assigned Highest SlotID When Resuming From Sx Issue</td>
</tr>
<tr>
<td>VLI15</td>
<td>X</td>
<td>No Fix</td>
<td>LFPS Detect Threshold</td>
</tr>
</tbody>
</table>
### Table 2. Errata (2 of 5)

<table>
<thead>
<tr>
<th>Number</th>
<th>Stepping</th>
<th>Status</th>
<th>Errata Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>VLI16</td>
<td>X</td>
<td>No Fix</td>
<td>Set Latency Tolerance Value Command Completion Event Issue</td>
</tr>
<tr>
<td>VLI17</td>
<td>X</td>
<td>No Fix</td>
<td>xHCI Data Packet Header and PayloadMismatch Error Condition</td>
</tr>
<tr>
<td>VLI18</td>
<td>X</td>
<td>No Fix</td>
<td>USB xHCI SuperSpeed Packet with Invalid Type Field Issue</td>
</tr>
<tr>
<td>VLI19</td>
<td>X</td>
<td>No Fix</td>
<td>USB xHCI Behaviour with Three Consecutive Failed U3 Entry Attempts</td>
</tr>
<tr>
<td>VLI20</td>
<td>X</td>
<td>No Fix</td>
<td>USB xHCI Max Packet Size and Transfer Descriptor Length Mismatch</td>
</tr>
<tr>
<td>VLI21</td>
<td>X</td>
<td>No Fix</td>
<td>USB EHCI RMH Port Disabled Due to Device Initiated Remote Wake</td>
</tr>
<tr>
<td>VLI22</td>
<td>X</td>
<td>No Fix</td>
<td>USB EHCI Isoch In Transfer Error Issue</td>
</tr>
<tr>
<td>VLI23</td>
<td>X</td>
<td>No Fix</td>
<td>USB EHCI Babble Detected with SW Overscheduling</td>
</tr>
<tr>
<td>VLI24</td>
<td>X</td>
<td>No Fix</td>
<td>USB EHCI Full-/low-speed EOP Issue</td>
</tr>
<tr>
<td>VLI25</td>
<td>X</td>
<td>No Fix</td>
<td>USB EHCI Asynchronous Retries Prioritized Over Periodic Transfers</td>
</tr>
<tr>
<td>VLI26</td>
<td>X</td>
<td>No Fix</td>
<td>USB EHCI FS/LS Incorrect Number of Retries</td>
</tr>
<tr>
<td>VLI27</td>
<td>X</td>
<td>No Fix</td>
<td>USB EHCI RMH Think Time Issue</td>
</tr>
<tr>
<td>VLI28</td>
<td>X</td>
<td>No Fix</td>
<td>USB EHCI Full-/low-speed Device Removal Issue</td>
</tr>
<tr>
<td>VLI29</td>
<td>X</td>
<td>No Fix</td>
<td>Reported Memory Type May Not Be Used to Access the VMCS and Referenced Data Structures</td>
</tr>
<tr>
<td>VLI30</td>
<td>X</td>
<td>No Fix</td>
<td>A Page Fault May Not be Generated When the PS bit is set to “1” in a PML4E or PDPTE</td>
</tr>
</tbody>
</table>
## Table 3. Errata (3 of 5)

<table>
<thead>
<tr>
<th>Number</th>
<th>Stepping</th>
<th>Status</th>
<th>Errata Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>B-3</td>
<td>X</td>
<td>No Fix</td>
<td>CS Limit Violations May Not be Detected After VM Entry</td>
</tr>
<tr>
<td>VLI31</td>
<td>X</td>
<td>No Fix</td>
<td>IA32_DEBUGCTL.FREEZE_PERFMON_ON_PMI is Incorrectly Cleared by SMI</td>
</tr>
<tr>
<td>VLI32</td>
<td>X</td>
<td>No Fix</td>
<td>PEBS Record EventingIP Field May be Incorrect After CS.Base Change</td>
</tr>
<tr>
<td>VLI33</td>
<td>X</td>
<td>No Fix</td>
<td>Some Performance Counter Overflows May Not be Logged in IA32_PERF_GLOBAL_STATUS When FREEZE_PERFMON_ON_PMI is Enabled</td>
</tr>
<tr>
<td>VLI34</td>
<td>X</td>
<td>No Fix</td>
<td>MOVNTDQA From WC Memory May Pass Earlier Locked Instructions</td>
</tr>
<tr>
<td>VLI35</td>
<td>X</td>
<td>No Fix</td>
<td>Unsynchronized Cross-Modifying Code Operations Can Cause Unexpected Instruction Execution Results</td>
</tr>
<tr>
<td>VLI36</td>
<td>X</td>
<td>No Fix</td>
<td>SDIO Host Controller Does Not Control the SDIO Bus Power</td>
</tr>
<tr>
<td>VLI37</td>
<td>X</td>
<td>No Fix</td>
<td>USB HSIC Ports Incorrectly Reported as Removable</td>
</tr>
<tr>
<td>VLI38</td>
<td>X</td>
<td>No Fix</td>
<td>Multiple Threads That Access the ISP Concurrently May Lead to a System Hang</td>
</tr>
<tr>
<td>VLI39</td>
<td>X</td>
<td>No Fix</td>
<td>Premature Asynchronous Interrupt Enabling May Lead to Loss of SDIO WiFi Functionality</td>
</tr>
<tr>
<td>VLI40</td>
<td>X</td>
<td>No Fix</td>
<td>Paging Structure Entry May be Used Before Accessed And Dirty Flags Are Updated</td>
</tr>
<tr>
<td>VLI41</td>
<td>X</td>
<td>No Fix</td>
<td>Certain eMMC Host Controller Registers Are Not Cleared by Software Reset</td>
</tr>
<tr>
<td>VLI42</td>
<td>X</td>
<td>No Fix</td>
<td>LPDDR3 Power-Up Timing</td>
</tr>
<tr>
<td>VLI43</td>
<td>X</td>
<td>No Fix</td>
<td>LPE audio output not available on HDMI when HDAudio Controller is disabled</td>
</tr>
</tbody>
</table>
### Table 4. Errata (4 of 5)

<table>
<thead>
<tr>
<th>Number</th>
<th>Stepping</th>
<th>Status</th>
<th>Errata Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>VLI45</td>
<td>X</td>
<td>No Fix</td>
<td>USB Device Mode Controller May Not Successfully Switch to High Speed Data Rate</td>
</tr>
<tr>
<td>VLI46</td>
<td>X</td>
<td>No Fix</td>
<td>USB Device Mode Controller Response Time May Exceed The Specification</td>
</tr>
<tr>
<td>VLI47</td>
<td>X</td>
<td>No Fix</td>
<td>USB Device Mode Controller May Not Enter the SS.Inactive State</td>
</tr>
<tr>
<td>VLI48</td>
<td>X</td>
<td>No Fix</td>
<td>USB EHCI Full-/Low-speed Port Reset or Clear TT Buffer Request</td>
</tr>
<tr>
<td>VLI49</td>
<td>X</td>
<td>No Fix</td>
<td>USB Device Mode Controller LFPS Transmission Period Does Not Meet USB3.0 Specification</td>
</tr>
<tr>
<td>VLI50</td>
<td>X</td>
<td>No Fix</td>
<td>Performance Monitor Instructions Retired Event May Not Count Consistently</td>
</tr>
<tr>
<td>VLI51</td>
<td>X</td>
<td>No Fix</td>
<td>MTF VM Exit May be Delayed Following a VM Entry That Injects a Software Interrupt</td>
</tr>
<tr>
<td>VLI52</td>
<td>X</td>
<td>No Fix</td>
<td>LBR Stack And Performance Counter Freeze on PMI May Not Function Correctly</td>
</tr>
<tr>
<td>VLI53</td>
<td>X</td>
<td>No Fix</td>
<td>Certain MIPI CSI Sensors May Not Operate Correctly At Low Clock Frequencies</td>
</tr>
<tr>
<td>VLI54</td>
<td>X</td>
<td>No Fix</td>
<td>USB Legacy Support SMI Not Available from xHCI Controller</td>
</tr>
<tr>
<td>VLI55</td>
<td>X</td>
<td>No Fix</td>
<td>SD Card UHS-I Mode is Not Fully Supported</td>
</tr>
<tr>
<td>VLI56</td>
<td>X</td>
<td>No Fix</td>
<td>EOI Transactions May Not be Sent if Software Enters Core C6 During an Interrupt Service Routine</td>
</tr>
<tr>
<td>VLI57</td>
<td>X</td>
<td>No Fix</td>
<td>USB xHCI May Execute a Stale Transfer Request Block (TRB)</td>
</tr>
<tr>
<td>VLI58</td>
<td>X</td>
<td>No Fix</td>
<td>HD Audio Recording And Playback May Glitch or Stop</td>
</tr>
<tr>
<td>VLI59</td>
<td>X</td>
<td>No Fix</td>
<td>SoC PCIe LTSSM May Not Enter Detect Within 20 ms</td>
</tr>
</tbody>
</table>
Table 5. Errata (5 of 5)

<table>
<thead>
<tr>
<th>Number</th>
<th>Stepping</th>
<th>Status</th>
<th>Errata Title</th>
</tr>
</thead>
<tbody>
<tr>
<td>VLI60</td>
<td>X</td>
<td>No Fix</td>
<td>SATA Signal Voltage Level Violation</td>
</tr>
<tr>
<td>VLI61</td>
<td>X</td>
<td>No Fix</td>
<td>PCIe Root Ports Unsupported Request Completion</td>
</tr>
<tr>
<td>VLI62</td>
<td>X</td>
<td>No Fix</td>
<td>VGA Max Luminance Voltage May Exceed VESA Limits</td>
</tr>
<tr>
<td>VLI1S</td>
<td>X</td>
<td>No Fix</td>
<td>Redirection of RSM to Probe Mode May Not Generate an LBR Record</td>
</tr>
<tr>
<td>VLI2S</td>
<td>X</td>
<td>No Fix</td>
<td>USB HSIC Interface Indicates Idle When Not Enabled</td>
</tr>
<tr>
<td>VLI3S</td>
<td>X</td>
<td>Plan Fix</td>
<td>LPE Audio May Not be Available on HDMI</td>
</tr>
<tr>
<td>VLI4S</td>
<td>X</td>
<td>Plan Fix</td>
<td>Pre-Allocating 32MB of Memory For Internal Graphics Changes The SUB_CLASS_CODE</td>
</tr>
</tbody>
</table>

This document reports Erratum are for the Intel® Atom™ Processor E3800 Product Family. Customers can use this data to understand the current issues that Intel is investigating.

Erratum’s that is correlated to the Intel® Atom™ Processor E3800 Product Family silicon and classified as “no fix” will be migrated to the Intel® Atom™ Processor E3800 Product Family Specification Update as an Erratum.

Intel will continue to update customers on Errata as progress is made. Notify your Intel representative if you encounter similar problems. The Intel® Atom™ Processor E3800 Product Family Errata report numbering method may not be sequential since many internal Errata are quickly fixed and, thus, are not disclosed in the Errata Report. Others are determined to not be actual problems because they are either duplicates, particular to Intel’s testing environment, or testing errors.

§
## Errata

### VLI1  Accessing Unimplemented ISP MMIO Space May Cause a System Hang

**Problem:** Access to unimplemented ISP (Image Signal Processor) registers should result in a software error. Due to this erratum, the transaction may not complete.

**Implication:** When this erratum occurs, the system may hang.

**Workaround:** Do not access unimplemented ISP MMIO space.

**Status:** For the steppings affected, see the Summary Tables of Changes.

### VLI2  Quad Word Transactions in Violation of Programming Model May Result in System Hang

**Problem:** Quad word (64 bit data) transactions to access two adjacent 32-bit registers of SoC internal devices may cause system hang.

**Implication:** Due to this erratum, violations of a device programming model may result in a hang instead of a fatal Target Abort / Completer Abort error. Software written in compliance to correct programming model will not be affected.

**Workaround:** Software must be written and compiled in compliance to correct programming model.

**Status:** For the steppings affected, see the Summary Tables of Changes.

### VLI3  GPIO Registers Do Not Support 8 or 16 bit Transactions

**Problem:** Due to this erratum, only aligned DWord accesses to GPIO registers function correctly. This erratum applies to GPIO registers whether in MMIO space or IO space.

**Implication:** GPIO register transactions using byte or word accesses or unaligned DWord accesses will not work correctly.

**Workaround:** Always use aligned 32 bit transactions when accessing GPIO registers.

**Status:** For the steppings affected, see the Summary Tables of Changes.

### VLI4  CSI Interface May Not Correct Certain Single bit Errors

**Problem:** The CSI (Camera Serial Interface) ECC (Error Correcting Code) implementation may not correctly handle single-bit errors in the ECC field and may incorrectly flag as double-bit errors.

**Implication:** Due to this erratum, some single-bit errors may be treated as double-bit errors. Intel has not observed this erratum with any commercially available software or system.

**Workaround:** None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.
**VLI5  ULPI Bus Marginality for USB Device Mode**

**Problem:** USB device mode is supported by the SoC via the ULPI (UTMI+ Low Pin Interface) bus. The ULPI bus may exhibit read timing marginalities resulting in a hold time violation.

**Implication:** Due to this erratum, the SoC ULPI reads may be unreliable.

**Workaround:** None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

---

**VLI6  Anomalies in USB xHCI PME Enable and PME Status**

**Problem:** The PME_En (bit 8) and PME_Status (bit 15) in xHCI’s PCI PMCSR (Bus 0, Device 20, Function 0, Offset 0x74) do not comply with the PCI specification.

**Implication:** If a standard bus driver model for this register is applied, wake issues and system slowness may happen.

**Workaround:** Use Intel-provided BIOS ASL code or refer to Intel-provided xHCI driver reference code.

**Status:** For the steppings affected, see the Summary Tables of Changes.

---

**VLI7  eMMC Asynchronous Abort May Cause a Hang**

**Problem:** Use of an Asynchronous Abort command to recover from an eMMC transfer error or use of a high priority interrupt STOP_TRANSMISSION command may result in a hang.

**Implication:** Using Asynchronous Abort command may cause a hang. Intel has not observed this erratum to impact the operation of any commercially available system.

**Workaround:** The eMMC driver should use High Priority Interrupt SEND_STATUS mode per JEDEC STANDARD eMMC, version 4.5. A minimum wait time of 128us between getting an error interrupt and issuing a software reset will avoid this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.

---

**VLI8  SD Host Controller Incorrectly Reports Supporting of Suspend/Resume Feature**

**Problem:** SDIO, SD Card, and eMMC Controllers should not indicate the support of optional Suspend/Resume feature documented in the SD Host Controller Standard Specification Version 3.0. Due to this erratum, the default value in the Capabilities Register (offset 040H) incorrectly indicates to the software that this feature is supported.

**Implication:** If software utilizes the Suspend/Resume feature, data may not be correctly transferred between memory and SD device.

**Workaround:** A BIOS code change has been identified and may be implemented as a workaround for this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.
Errata

VLI9        SD Host Controller Error Status Registers May be Incorrectly Set

Problem:   This erratum impacts SDIO, SD Card, and eMMC SD Host Controllers. Auto CMD Error Status Register (offset 03CH, Bits [7:1]) may be incorrectly set for software-issued commands (for example: CMD13) that generate errors when issued close to the transmission of an Auto CMD12 command. In addition, the Error Interrupt Status Register Bits (offset 032H) are similarly affected.

Implication:   Software may not be able to interpret SD Host controller error status.

Workaround:   Software should follow the same error recovery flow whenever an error status bit is set. Alternatively, don't use software-issued commands which have Auto CMD12 enabled.

Status:       For the steppings affected, see the Summary Tables of Changes.

VLI10        SD Host Controller Registers Are Not Cleared by Software Reset

Problem:   This erratum impacts SDIO, SD Card, and eMMC SD Host Controllers. When Software Reset is asserted, registers such as SDMA System Address / Argument 2 (offset 00H) in SD Host Controller are not cleared, failing to comply with the SD Host Controller Specification 3.0.

Implication:   Intel has not observed this erratum to impact any commercially available software.

Workaround:   Driver is expected to reprogram these registers before issuing a new command.

Status:       For the steppings affected, see the Summary Tables of Changes.

VLI11        Timing Specification Violation on SD Card Interface

Problem:   SD Card interface IO circuitry is not optimized for platform conditions during operation at 3.3V.

Implication:   Due to this erratum, there is an increased risk of a transfer error.

Workaround:   A BIOS code change has been identified and may be implemented as a workaround for this erratum.

Status:       For the steppings affected, see theSummary Tables of Changes.

VLI12        SD Card Controller Does Not Disable Clock during Card Power Down

Problem:   The clock and power control of the SD card controller are not linked. Therefore, the SD card controller does not automatically disable the SD card clock when the SD card power is disabled.

Implication:   When an SD card is inserted into the system and powered off, the clock to the SD card will continue to be driven. Although this behavior is common, it is a violation of the SD Card Spec 3.0.

Workaround:   To address this problem, the SD card clock should be enabled/disabled in conjunction with SD card power.

Status:       For the steppings affected, see the Summary Tables of Changes.
VLI13  **Reset Sequence May Take Longer Than Expected When ACG is Enabled in SD and SDIO Controllers**

**Problem:** When ACG (Auto Clock Gating) is enabled in SD and SDIO controllers, the reset sequence may take longer than expected, possibly resulting in a software timeout.

**Implication:** Due to this erratum, a longer response time may be observed after a software-initiated controller reset.

**Workaround:** A BIOS code change has been identified and may be implemented as a workaround for this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.

VLI14  **xHCI Port Assigned Highest SlotID When Resuming from Sx Issue**

**Problem:** If a device is attached while the platform is in S3 or S4 and the device is assigned the highest assignable Slot ID upon resume, the xHCI may attempt to access an unassigned main memory address.

**Implication:** Accessing unassigned main memory address may cause a system software timeout leading to possible system hang.

**Workaround:** System SW can detect the timeout and perform a host controller reset prior to avoid a system hang.

**Status:** For the steppings affected, see the Summary Tables of Changes.

VLI15  **LFPS Detect Threshold**

**Problem:** The USB 3.0 host and device controllers’ LFPS (Low Frequency Periodic Signal) detect threshold is higher than the USB 3.0 specification maximum of 300 mV.

**Implication:** The USB 3.0 host and device controllers may not recognize LFPS from SuperSpeed devices transmitting at the minimum low power peak-to-peak differential voltage (400 mV) as defined by USB 3.0 specification for the optional capability for Low-Power swing mode. Intel has not observed this erratum to impact the operation of any commercially available system.

**Workaround:** None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.
Errata

VLI16  Set Latency Tolerance Value Command Completion Event Issue

Problem: The xHCI controller does not return a value of ‘0’ for slot ID in the command completion event TRB (Transfer Request Block) for a set latency tolerance value command.

Note: This violates the command completion event TRB description in section 6.4.2.2 of the eXtensible Host Controller Interface for Universal Serial Bus (xHCI) specification, revision 1.0.

Implication: There are no known functional failures due to this issue.

Note: Set latency tolerance value command is specific to the controller and not the slot. Software knows which command was issued and which fields are valid to check for the event.

Note: xHCI CV compliance test suite: Test TD4.10: Set Latency Tolerance Value Command Test may issue a warning.

Workaround: None identified

Status: For the steppings affected, see the Summary Tables of Changes.

VLI17  xHCI Data Packet Header and Payload Mismatch Error Condition

Problem: If a SuperSpeed device sends a DPH (Data Packet Header) to the xHCI with a data length field that specifies less data than is actually sent in the DPP (Data Packet Payload), the xHCI will accept the packet instead of discarding the packet as invalid.

Note: The USB 3.0 specification requires a device to send a DPP matching the amount of data specified by the DPH.

Implication: The amount of data specified in the DPH will be accepted by the xHCI and the remaining data will be discarded and may result in anomalous system behavior.

Note: This issue has only been observed in a synthetic test environment with a synthetic device.

Workaround: None identified

Status: For the steppings affected, see the Summary Tables of Changes.
**VLI18 USB xHCI SuperSpeed Packet with Invalid Type Field Issue**

**Problem:** If the encoding for the "type" field for a SuperSpeed packet is set to a reserved value and the encoding for the "subtype" field is set to "ACK", the xHCI may accept the packet as a valid acknowledgement transaction packet instead of ignoring the packet.

**Note:** The USB 3.0 specification requires that a device never set any defined fields to reserved values.

**Implication:** System implication is dependent on the misbehaving device and may result in anomalous system behavior.

**Note:** This issue has only been observed in a synthetic test environment with a synthetic device.

**Workaround:** None identified

**Status:** For the steppings affected, see the Summary Tables of Changes.

---

**VLI19 USB xHCI Behavior with Three Consecutive Failed U3 Entry Attempts**

**Problem:** The xHCI does not transition to the SS.Inactive USB 3.0 LTSSM (Link Training and Status State Machine) state after a SuperSpeed device fails to enter U3 upon three consecutive attempts.

**Note:** The USB 3.0 specification requires a SuperSpeed device to enter U3 when directed.

**Implication:** The xHCI will continue to try to initiate U3. The implication is driver and operating system dependent.

**Workaround:** None identified

**Status:** For the steppings affected, see the Summary Tables of Changes.

---

**VLI20 USB xHCI Max Packet Size and Transfer Descriptor Length Mismatch**

**Problem:** The xHCI may incorrectly handle a request from a low-speed or full-speed device when all the following conditions are true:
- The sum of the packet fragments equals the length specified by the TD (Transfer Descriptor)
- The TD length is less than the MPS (Max Packet Size) for the device
- The last packet received in the transfer is "0" or babble bytes

**Implication:** The xHCI will halt the endpoint if all the above conditions are met. All functions associated with the endpoint will stop functioning until the device is unplugged and reinserted.

**Workaround:** None identified

**Status:** For the steppings affected, see the Summary Tables of Changes.
Errata

**VLI21**  **USB EHCI RMH Port Disabled Due to Device Initiated Remote Wake**

**Problem:** During resume from Global Suspend, the RMH controller may not send SOF soon enough to prevent a device from entering suspend again. A collision on the port may occur if a device initiated remote wake occurs before the RMH controller sends SOF.

**Note:** Intel has only observed this issue when two USB devices on the same RMH controller send remote wake within 30 ms window while RMH controller is resuming from Global Suspend.

**Implication:** The RMH host controller may detect the collision as babble and disable the port.

**Workaround:** Intel recommends system software to check bit 3 (Port Enable/Disable Change) together with bit 7 (Suspend) of Port N Status and Control PORTC registers when determining which port(s) have initiated remote wake. Intel recommends the use of the USB xHCI controller which is not affected by this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.

**VLI22**  **USB EHCI Isoch in Transfer Error Issue**

**Problem:** If a USB full-speed inbound isochronous transaction with a packet length 190 bytes or greater is started near the end of a microframe the SoC may see more than 189 bytes in the next microframe.

**Implication:** If the SoC sees more than 189 bytes for a microframe an error will be sent to software and the isochronous transfer will be lost. If a single data packet is lost no perceptible impact for the end user is expected.

**Note:** Intel has only observed the issue in a synthetic test environment where precise control of packet scheduling is available, and has not observed this failure in its compatibility validation testing.

- Isochronous traffic is periodic and cannot be retried thus it is considered good practice for software to schedule isochronous transactions to start at the beginning of a microframe. Known software solutions follow this practice.
- To sensitize the system to the issue additional traffic such as other isochronous transactions or retries of asynchronous transactions would be required to push the inbound isochronous transaction to the end of the microframe.

**Workaround:** Intel recommends the use of the USB xHCI controller which is not affected by this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.
**VLI23 USB EHCI Babble Detected with SW Overscheduling**

**Problem:** If software violates USB periodic scheduling rules for full-speed isochronous traffic by overscheduling, the RMH may not handle the error condition properly and return a completion split with more data than the length expected.

**Implication:** If the RMH returns more data than expected, the endpoint will detect packet babble for that transaction and the packet will be dropped. Since overscheduling occurred to create the error condition, the packet would be dropped regardless of RMH behavior. If a single isochronous data packet is lost, no perceptible impact to the end user is expected.

*Note:* USB software overscheduling occurs when the amount of data scheduled for a microframe exceeds the maximum budget. This is an error condition that violates the USB periodic scheduling rule.

*Note:* This failure has only been recreated synthetically with USB software intentionally overscheduling traffic to hit the error condition.

**Workaround:** Intel recommends the use of the USB xHCI controller which is not affected by this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.

**VLI24 USB EHCI Full-/low-speed EOP Issue**

**Problem:** If the EOP of the last packet in a USB Isochronous split transaction (Transaction >189 bytes) is dropped or delayed 3 ms or longer the following may occur:

- If there are no other pending low-speed or full-speed transactions the RMH will not send SOF, or Keep-Alive. Devices connected to the RMH will interpret this condition as idle and will enter suspend.
- If there is other pending low-speed or full-speed transactions, the RMH will drop the isochronous transaction and resume normal operation.

**Implication:** If there are no other transactions pending, the RMH is unaware a device has entered suspend and may start sending a transaction without waking the device. The implication is device dependent, but a device may stall and require a reset to resume functionality. If there are other transactions present, only the initial isochronous transaction may be lost. The loss of a single isochronous transaction may not result in end user perceptible impact.

*Note:* Intel has only observed this failure when using software that does not comply with the USB specification and violates the hardware isochronous scheduling threshold by terminating transactions that are already in progress.

**Workaround:** Intel recommends the use of the USB xHCI controller which is not affected by this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.
Errata

VLI25  USB EHCI Asynchronous Retries Prioritized Over Periodic Transfers

Problem: The integrated USB RMH incorrectly prioritizes full-speed and low-speed asynchronous retries over dispatchable periodic transfers.

Implication: Periodic transfers may be delayed or aborted. If the asynchronous retry latency causes the periodic transfer to be aborted, the impact varies depending on the nature of periodic transfer:

• If a periodic interrupt transfer is aborted, the data may be recovered by the next instance of the interrupt or the data could be dropped.
• If a periodic isochronous transfer is aborted, the data will be dropped. A single dropped periodic transaction should not be noticeable by end user.

Note: This issue has only been seen in a synthetic environment. The USB spec does not consider the occasional loss of periodic traffic a violation

Workaround: Intel recommends the use of the USB xHCI controller which is not affected by this erratum.

Status: For the steppings affected, see the Summary Tables of Changes.

VLI26  USB EHCI FS/LS Incorrect Number of Retries

Problem: A USB low-speed transaction may be retried more than three times, and a USB full-speed transaction may be retried less than three times if all of the following conditions are met:

• A USB low-speed transaction with errors or the first retry of the transaction occurs near the end of a microframe, and there is not enough time to complete another retry of the low-speed transaction in the same microframe.
• There is pending USB full-speed traffic and there is enough time left in the microframe to complete one or more attempts of the full-speed transaction.
• Both the low-speed and full-speed transactions must be asynchronous (Bulk/Control) and must have the same direction either in or out.

Note: Per the USB EHCI Specification a transaction with errors should be attempted a maximum of 3 times if it continues to fail.

Implication: For low-speed transactions the extra retry(s) allow a transaction additional chance(s) to recover regardless of if the full-speed transaction has errors or not. If the full-speed transactions also have errors, the SoC may retry the transaction fewer times than required, stalling the device prematurely. Once stalled, the implication is software dependent, but the device may be reset by software.

Workaround: Intel recommends the use of the USB xHCI controller which is not affected by this erratum.

Status: For the steppings affected, see the Summary Tables of Changes.
VLI27  USB EHCI RMH Think Time Issue

Problem: The USB RMH Think Time may exceed its declared value in the RMH hub descriptor register of 8 full-speed bit times.

Implication: If the USB driver fully subscribes a USB microframe, LS/FS transactions may exceed the microframe boundary.

Note: No functional failures have been observed.

Workaround: Intel recommends the use of the USB xHCI controller which is not affected by this erratum.

Status: For the steppings affected, see the Summary Tables of Changes.

VLI28  USB EHCI Full-/low-speed Device Removal Issue

Problem: If two or more USB full-/low-speed devices are connected to the EHCI USB controller, the devices are not suspended, and one device is removed, one or more of the devices remaining in the system may be affected by the disconnect.

Implication: The implication is device dependent. A device may experience a delayed transaction, stall and be recovered via software, or stall and require a reset such as a hot plug to resume normal functionality.

Workaround: Intel recommends the use of the USB xHCI controller which is not affected by this erratum.

Status: For the steppings affected, see the Summary Tables of Changes.

VLI29  Reported Memory Type May Not Be Used to Access the VMCS and Referenced Data Structures

Problem: Bits 53:50 of the IA32_VMX_BASIC MSR report the memory type that the processor uses to access the VMCS and data structures referenced by pointers in the VMCS. Due to this erratum, a VMX access to the VMCS or referenced data structures will instead use the memory type that the MTRRs (memory-type range registers) specify for the physical address of the access.

Implication: Bits 53:50 of the IA32_VMX_BASIC MSR report that the WB (write-back) memory type will be used but the processor may use a different memory type.

Workaround: Software should ensure that the VMCS and referenced data structures are located at physical addresses that are mapped to WB memory type by the MTRRs.

Status: For the steppings affected, see the Summary Tables of Changes.
Errata

VLI30 A Page Fault May Not be Generated When the PS bit is set to “1” in a PML4E or PDPTE

Problem: On processors supporting Intel® 64 architecture the PS bit (Page Size bit 7) is reserved in PML4Es and PDPTEs. If the translation of the linear address of a memory access encounters a PML4E or a PDPTE with PS set to 1 a page fault should occur. Due to this erratum, PS of such an entry is ignored and no page fault will occur due to its being set.

Implication: Software may not operate properly if it relies on the processor to deliver page faults when reserved Bits are set in paging-structure entries.

Workaround: Software should not set bit 7 in any PML4E or PDPTE that has Present bit (bit 0) set to “1”.

Status: For the steppings affected, see the Summary Tables of Changes.

VLI31 CS Limit Violations May Not be detected after VM Entry

Problem: The processor may fail to detect a CS limit violation on fetching the first instruction after VM entry if the first byte of that instruction is outside the CS limit but the last byte of the instruction is inside the limit.

Implication: The processor may erroneously execute an instruction that should have caused a general protection exception.

Workaround: When a VMM emulates a branch instruction it should inject a general protection exception if the instruction’s target EIP is beyond the CS limit.

Status: For the steppings affected, see the Summary Tables of Changes.

VLI32 IA32_DEBUGCTL.FREEZE_PERFMON_ON_PMI is Incorrectly Cleared by SMI

Problem: FREEZE_PERFMON_ON_PMI (bit 12) in the IA32_DEBUGCTL MSR (1D9H) is erroneously cleared during delivery of an SMI (system-management interrupt).

Implication: As a result of this erratum the performance monitoring counters will continue to count after a PMI occurs in SMM (system-management Mode).

Workaround: None identified.

Status: For the steppings affected, see the Summary Tables of Changes.
VLI33  PEBS Record EventingIP Field May be Incorrect after CS.Base Change

Problem: Due to this erratum a PEBS (Precise Event Base Sampling) record generated after an operation which changes CS.Base may contain an incorrect address in the EventingIP field.

Implication: Software attempting to identify the instruction which caused the PEBS event may identify the incorrect instruction when non-zero CS.Base is supported and CS.Base is changed. Intel has not observed this erratum to impact the operation of any commercially available system.

Workaround: None identified.

Status: For the steppings affected, see the Summary Tables of Changes.

VLI34  Some Performance Counter Overflows May Not be logged in IA32_PERF_GLOBAL_STATUS When FREEZE_PERFMON_ON_PMI is enabled

Problem: When enabled, FREEZE_PERFMON_ON_PMI bit 12 in IA32_DEBUGCTL MSR (1D9H) freezes PMCs (performance monitoring counters) on a PMI (Performance Monitoring Interrupt) request by clearing the IA32_PERF_GLOBAL_CTRL MSR (38FH). Due to this erratum, when FREEZE_PERFMON_ON_PMI is enabled and two or more PMCs overflow within a small window of time and PMI is requested, then subsequent PMC overflows may not be logged in IA32_PERF_GLOBAL_STATUS MSR (38EH).

Implication: On a PMI, subsequent PMC overflows may not be logged in IA32_PERF_GLOBAL_STATUS MSR.

Workaround: Re-enabling the PMCs in IA32_PERF_GLOBAL_CTRL will log the overflows that were not previously logged in IA32_PERF_GLOBAL_STATUS.

Status: For the steppings affected, see the Summary Tables of Changes.

VLI35  MOVNTDQA from WC Memory May Pass Earlier Locked Instructions

Problem: An execution of MOVNTDQA that loads from WC (write combining) memory may appear to pass an earlier locked instruction to a different cache line.

Implication: Software that expects a lock to fence subsequent MOVNTDQA instructions may not operate properly. If the software does not rely on locked instructions to fence the subsequent execution of MOVNTDQA then this erratum does not apply.

Workaround: Software that requires a locked instruction to fence subsequent executions of MOVNTDQA should insert an LFENCE instruction before the first execution of MOVNTDQA following the locked instruction. If there is already fencing or serializing instruction between the locked instruction and the MOVNTDQA, then an additional LFENCE is not necessary.

Status: For the steppings affected, see the Summary Tables of Changes.
VLI36  Unsynchronized Cross-Modifying Code Operations Can Cause Unexpected Instruction Execution Results

Problem: The act of one processor or system bus master writing data into a currently executing code segment of a second processor with the intent of having the second processor execute that data as code is called cross-modifying code (XMC). XMC that does not force the second processor to execute a synchronizing instruction prior to execution of the new code is called unsynchronized XMC. Software using unsynchronized XMC to modify the instruction byte stream of a processor can see unexpected or unpredictable execution behavior from the processor that is executing the modified code.

Implication: In this case the phrase "unexpected or unpredictable execution behavior" encompasses the generation of most of the exceptions listed in the Intel Architecture Software Developer's Manual Volume 3: System Programming Guide including a General Protection Fault (GPF) or other unexpected behaviors. In the event that unpredictable execution causes a GPF the application executing the unsynchronized XMC operation would be terminated by the operating system.


Status: For the steppings affected, see the Summary Tables of Changes.

VLI37  SDIO Host Controller Does Not Control the SDIO Bus Power

Problem: The SD Bus Power bit in Power Control Register (Bus 0; Device 17; Function 0; Offset 029H) is not connected to any SOC IO pin that can reset the SDIO bus power. Due to this erratum, SDIO device Power-On-Reset cannot be controlled by Power Control Register. SDIO Controller may fail to comply with SD Host Controller Specification Version 3.00.

Implication: SDIO devices may not be powered up and initialized correctly.

Workaround: Software should be configured to use a GPIO pin on the platform to enable or disable the SDIO bus power. Please refer to Bay Trail-I SoC External Design Specification (EDS) document.

Status: For the steppings affected, see the Summary Tables of Changes.

VLI38  USB HSIC Ports Incorrectly Reported as Removable

Problem: The DR (Device Removable) bit in the PORTSC registers of the two USB HSIC ports incorrectly indicates that devices on these ports may be removed.

Implication: Software that relies solely on the state of DR bits will consider fixed devices to be removable. This may lead the software to improper actions (e.g. requesting the user remove a fixed device).

Workaround: In conjunction with the DR bits, software should use BIOS-configured ACPI tables and factor in the CONNECTABLE field of the USB Port Capabilities object when determining whether a port is removable.

Status: For the steppings affected, see the Summary Tables of Changes.
VLI39  Multiple Threads That Access the ISP Concurrently May Lead to a System Hang

Problem:  The ISP (Image Signal Processor) may not be able to process concurrent accesses.

Implication:  If multiple software threads access the ISP concurrently, it may lead to system hang during video recording, still image capture or preview modes.

Workaround: Avoid using multiple threads that may concurrently access the ISP. The Intel-provided drivers implement this workaround.

Status:  For the steppings affected, see the Summary Tables of Changes.

VLI40  Premature Asynchronous Interrupt Enabling May Lead to Loss of SDIO WiFi Functionality

Problem:  Setting the SDIO controller’s Host Control 2 Register Asynchronous Interrupt Enable (Bus 0; Device 17; Function 0; Offset 03EH, bit 14) to ‘1’ before the signal voltage switch sequence completion may result in SDIO card initialization failure.

Implication:  SDIO card initialization failure may lead to software time out and loss of WiFi device functionality. Currently released common operating system drivers do not use Asynchronous Interrupt mode.

Workaround: The SDIO driver should either use SDIO Synchronous Interrupt Mode or enable SDIO Asynchronous Interrupt Mode after the SDIO card signal voltage switch sequence completes.

Status:  For the steppings affected, see the Summary Tables of Changes.

VLI41  Paging Structure Entry May be Used Before Accessed And Dirty Flags Are Updated

Problem:  If software modifies a paging structure entry while the processor is using the entry for linear address translation, the processor may erroneously use the old value of the entry to form a translation in a TLB (or an entry in a paging structure cache) and then update the entry’s new value to set the accessed flag or dirty flag. This will occur only if both the old and new values of the entry result in valid translations.

Implication: Incorrect behavior may occur with algorithms that Atomically check that the accessed flag or the dirty flag of a paging structure entry is clear and modify other parts of that paging structure entry in a manner that results in a different valid translation.

Workaround: Affected algorithms must ensure that appropriate TLB invalidation is done before assuming that future accesses do not use translations based on the old value of the paging structure entry.

Status:  For the steppings affected, see the Summary Tables of Changes.
**Errata**

**VLI42  Certain eMMC Host Controller Registers Are Not Cleared by Software Reset**

**Problem:** Due to this erratum, when an eMMC Host Controller software reset is requested by setting bit 0 of the Software Reset Register (Offset 2FH), the Command Response Register (Offset 10H) and ADMA Error Status Register (Offset 54H) are not cleared. This does not comply with the SD Host Controller Specification 3.0.

**Implication:** Intel has not observed this erratum to impact any commercially available software.

**Workaround:** Software should not read these registers until a response is received from the eMMC device.

**Status:** For the steppings affected, see the Summary Tables of Changes.

**VLI43  LPDDR3 Power-Up Timing**

**Problem:** JEDEC Standard JESD209-3 requires a minimum additional time (denoted by tMRRI) after an “exit from standby, idle power-down mode” before any MRR (Mode Register Read) command can be issued. Due to this erratum, the SoC may not comply with the tMRRI specification.

**Implication:** Intel has not observed this erratum to impact the functionality or performance of any commercially available LPDDR3 memory parts operating at speeds up to 1067MT/s.

**Workaround:** None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

**VLI44  LPE audio output not available on HDMI when HDAudio Controller is disabled**

**Problem:** When LPE (Low Power Engine) audio is active, the HDAudio controller can be disabled. Due to this erratum, the LPE Audio is dependent on HDAudio controller being enabled.

**Implication:** HDMI will not output any audio when the HDAudio controller is disabled, and thus, will not play LPE audio where the LPE audio controller is selected by BIOS.

**Workaround:** A BIOS code change has been identified and may be implemented as a workaround for this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.

**VLI45  USB Device Mode Controller May Not Successfully Switch to High Speed Data Rate**

**Problem:** The USB Device Mode Controller may initiate speed change to High Speed data rate immediately following a reset of a discrete ULPI (UTMI+ Low Pin Interface) compliant PHY (physical layer) device.

**Implication:** Some ULPI-compliant PHYs may not recognize the USB Device Mode Controller speed change and thus may not be able to support USB High Speed operation.

**Workaround:** None identified. Contact Intel technical support for information on supported PHY.

**Status:** For the steppings affected, see the Summary Tables of Changes.
**Errata**

**VLI46**  **USB Device Mode Controller Response Time May Exceed The Specification**

**Problem:** The USB ULPI specification allocates 112 bit times for the USB Device Mode controller to respond to requests. Due to this erratum, the SoC’s Device Mode controller may exceed this specification.

**Implication:** USB response time may exceed specifications in configurations with maximal total USB cable length, resulting in communication failure.

**Workaround:** Limit the total cable length used to connect to the host to less than 24m to compensate for the additional controller response time.

**Status:** For the steppings affected, see the Summary Tables of Changes.

**VLI47**  **USB Device Mode Controller May Not Enter the SS.Inactive State**

**Problem:** When operating at SuperSpeed rates, the PENDING_HP_TIMER is used to detect lost or corrupted acknowledgements. The USB3.0 specification requires a USB port to transition to the SS.Inactive state on the fourth consecutive timeout. Due to this erratum, the USB device mode controller in device mode will continue to enter Recovery state and not enter the SS.Inactive state.

**Implication:** This behavior does not comply with the USB3.0 specification. Intel has not observed this erratum to impact the operation of any commercially available system.

**Workaround:** None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

**VLI48**  **USB EHCI Full-/Low-speed Port Reset or Clear TT Buffer Request**

**Problem:** One or more full-/low-speed USB devices on the same RMH controller may be affected if the devices are not suspended and either (a) software issues a Port Reset OR (b) software issues a Clear TT Buffer request to a port executing a split full-/low-speed Asynchronous Out command. The small window of exposure for full-speed device is around 1.5 microseconds and around 12 microseconds for a low-speed device.

**Implication:** The affected port may stall or receive stale data for a newly arrived split transfer occurring at the time of the Port Reset or Clear TT Buffer request.

**Note:** Note: This issue has only been observed in a synthetic test environment.

**Workaround:** Intel recommends the use of the USB xHCI controller which is not affected by this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.
**Errata**

**VLI49   USB Device Mode Controller LFPS Transmission Period Does Not Meet USB3.0 Specification**

**Problem:** Upon USB Device Mode Controller SuperSpeed U1 (low-power state) exit, the LFPS (Low-Frequency Periodic Signaling) signal may be transmitted for less than the 600ns required by USB3.0 specification.

**Implication:** In case of concurrent U1 exit by both sides of the USB link, there may be insufficient LFPS duration to ensure the exit is successful. In cases where U1 exit does not succeed, host software will typically initiate link recovery. Intel has not observed this erratum with any commercially available systems.

**Workaround:** None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

**VLI50   Performance Monitor Instructions Retired Event May Not Count Consistently**

**Problem:** Performance Monitor Instructions Retired (Event C0H; Umask 00H) and the instruction retired fixed counter (IA32_FIXED_CTR0 MSR (309H)) are used to track the number of instructions retired. Due to this erratum, certain situations may cause the counter(s) to increment when no instruction has retired or to not increment when specific instructions have retired.

**Implication:** A performance counter counting instructions retired may over or under count. The count may not be consistent between multiple executions of the same code.

**Workaround:** None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

**VLI51   MTF VM Exit May be Delayed Following a VM Entry That Injects a Software Interrupt**

**Problem:** If the “monitor trap flag” VM-execution control is 1 and VM entry is performing event injection, an MTF VM exit should be delivered immediately after the VM entry. Due to this erratum, delivery of the MTF VM exit may be delayed by one instruction if the event being injected is a software interrupt and if the guest state being loaded has RFLAGS.VM = CR4.VME = 1. In this case, the MTF VM exit is delivered following the first instruction of the software interrupt handler.

**Implication:** Software using the monitor trap flag to trace guest execution may fail to get a notifying VM exit after injecting a software interrupt. Intel has not observed this erratum with any commercially available system.

**Workaround:** None identified. An affected virtual-machine monitor could emulate delivery of the software interrupt before VM entry.

**Status:** For the steppings affected, see the Summary Tables of Changes.
**VLI52  LBR Stack And Performance Counter Freeze on PMI May Not Function Correctly**

**Problem:** When FREEZE_LBRS_ON_PMI flag (bit 11) in IA32_DEBUGCTL MSR (1D9H) is set, the LBR (Last Branch Record) stack is frozen on a hardware PMI (Performance Monitoring Interrupt) request. When FREEZE_PERFMON_ON_PMI flag (bit 12) in IA32_DEBUGCTL MSR is set, a PMI request clears each of the ENABLE fields of the IA32_PERF_GLOBAL_CTRL MSR (38FH) to disable counters. Due to this erratum, when FREEZE_LBRS_ON_PMI and/or FREEZE_PERFMON_ON_PMI is set in IA32_DEBUGCTL MSR and the local APIC is disabled or the PMI LVT is masked, the LBR Stack and/or Performance Counters Freeze on PMI may not function correctly.

**Implication:** Performance monitoring software may not function properly if the LBR Stack and Performance Counters Freeze on PMI do not operate as expected. Intel has not observed this erratum to impact any commercially available system.

**Workaround:** None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

---

**VLI53  Certain MIPI CSI Sensors May Not Operate Correctly At Low Clock Frequencies**

**Problem:** MIPI (Mobile Industry Processor Interface) CSI (Camera Serial Interface) DPHY may drop packets if the MIPI CSI clock frequency is below 80MHz and if camera sensor uses THS-Exit less than 200ns.

**Implication:** Intel has observed this erratum on systems using specific VGA sensors which operate at 80MHz or lower and has THS-Exit less than 200ns.

**Workaround:** Do not operate sensor below 80MHz MIPI CSI clock with THS-Exit less than 200ns.

**Status:** For the steppings affected, see the Summary Tables of Changes.

---

**VLI54  USB Legacy Support SMI Not Available from xHCI Controller**

**Problem:** SMIs are routed using the PMC (Power Management Controller) SMI_STS and SMI_EN registers. However, the USB SMI Enable (USB_SMI_EN) and USB Status (USB_STS) fields only reflect SMIs for the EHCI USB controller. SMIs triggered by the xHCI controller’s USBLEGCTLSTS mechanism are not available.

**Implication:** BIOS is unable to receive SMI interrupts from the xHCI controller. BIOS mechanisms such as legacy keyboard emulation for pre-OS environments will be impacted.

**Workaround:** Use the EHCI controller for legacy keyboard emulation that requires legacy USB SMI support by BIOS.

**Status:** For the steppings affected, see the Summary Tables of Changes.
**Errata**

**VLI55  SD Card UHS-I Mode is Not Fully Supported**

**Problem:** The SD Card Specification rev 3.01 Addendum 1 specifies a relaxed NCRC (Number of clocks to Cyclic Redundancy Check) timing specification for UHS-I (DDR50) mode. Due to this erratum, the SD Host Controller is not fully compatible with this relaxed timing specification.

**Implication:** Using UHS-I mode with SD devices that rely upon relaxed NCRC may cause SD host commands to fail to complete, resulting in device access failures.

**Workaround:** BIOS and driver code changes have been identified and may be implemented as a workaround for this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.

**VLI56  EOI Transactions May Not be Sent if Software Enters Core C6 During an Interrupt Service Routine**

**Problem:** If core C6 is entered after the start of an interrupt service routine but before a write to the APIC EOI (End of Interrupt) register, and the core is woken up by an event other than a fixed interrupt source the core may drop the EOI transaction the next time APIC EOI register is written and further interrupts from the same or lower priority level will be blocked.

**Implication:** EOI transactions may be lost and interrupts may be blocked when core C6 is used during interrupt service routines.

**Workaround:** A BIOS workaround has been identified. Please refer to the BWG or MRC.

**Status:** For the steppings affected, see the Summary Tables of Changes.

**VLI57  USB xHCI May Execute a Stale Transfer Request Block (TRB)**

**Problem:** When a USB 3.0 or USB 2.0 hub with numerous active Full-Speed (FS) or Low-Speed (LS) periodic endpoints attached is removed and then reconnected to an USB xHCI port, the xHCI controller may fail to fully refresh its cache of TRB records. The controller may read and execute a stale TRB and place a pointer to it in a Transfer Event TRB.

**Implication:** In some cases, the xHCI controller may read de-allocated memory pointed to by a TRB of a disabled slot. The xHCI controller may also place a pointer to that memory in the event ring, causing the xHCI driver to access that memory and process its contents, resulting in system hang, failure to enumerate devices, or other anomalous system behavior.

**Note:** This issue has only been observed in a stress test environment.

**Workaround:** None identified.

**Note:** A BIOS code change has been identified and may be implemented to significantly reduce the occurrence of this erratum.

**Status:** For the steppings affected, see the Summary Tables of Changes.
VLI58  HD Audio Recording And Playback May Glitch or Stop

**Problem:** Under certain conditions generally involving extended simultaneous video and HD audio playback and/or recording, glitches, distortion, or persistent muting of the audio stream may occur due to improper processing of input stream data or response packets.

**Implication:** Due to this erratum, media device operation may not be reliable.

**Workaround:** A BIOS code change has been identified and may be implemented to minimize the effect of this erratum. The 3rd party codec driver should minimize HD audio device command traffic.

**Status:** For the steppings affected, see the Summary Tables of Changes.

VLI59  SoC PCIe LTSSM May Not Enter Detect Within 20 ms

**Problem:** The PCIe specification requires the LTSSM to enter Detect within 20 ms of the end of Fundamental Reset. Due to this erratum, the SoC may violate this specification.

**Implication:** Intel has not observed this erratum to impact operation of any commercially available add-in card.

**Workaround:** None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

VLI60  SATA Signal Voltage Level Violation

**Problem:** SATA transmit buffers have been designed to maximize performance and robustness over a variety of routing scenarios. As a result, the SATA transmit signaling voltage levels may exceed the maximum motherboard TX connector and device RX connector voltage specifications as defined in section 7.2.2.3 of the Serial ATA specification, rev 3.1. This issue applies to Gen 1 (1.5 Gb/s) and Gen 2 (3 Gb/s).

**Implication:** None known.

**Workaround:** None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.
**Errata**

**VLI61 PCIe Root Ports Unsupported Request Completion**

**Problem:** The PCIe root ports may return an Unsupported Request (UR) completion with an incorrect lower address field in response to a memory read if any of the following occur:

1. Bus Master Enable is disabled in the PCIe Root Port’s Command register (PCICMD bit 2 = 0)
2. Address Type (AT) field of the Transaction Layer Packet (TLP) header is non-zero
3. The requested upstream address falls within the memory range claimed by the secondary side of the bridge
4. Requester ID with Bus Number of 0

**Implication:** The UR Completion with an incorrect lower address field may be handled as a Malformed TLP causing the Requestor to send an ERR_NONFATAL or ERR_FATAL message.

**Workaround:** None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

**VLI62 VGA Max Luminance Voltage May Exceed VESA Limits**

**Problem:** The max luminance voltage on the VGA video outputs may range from 640 mV to 810 mV (the VESA specification range is 665 mV to 770 mV) with linearity (INL/DNL) of up to ±3 LSB (the VESA linearity specification is ±1 LSB).

**Implication:** Intel has not observed any functional issues due to this erratum.

**Workaround:** None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.

**VLI1S Redirection of RSM to Probe Mode May Not Generate an LBR Record**

**Problem:** A redirection of the RSM instruction to probe mode may not generate the LBR (Last Branch Record) record that would have been generated by a non-redirected RSM instruction.

**Implication:** The LBR stack may be missing a record when redirection of RSM to probe mode is used. The LBR stack will still properly describe the code flow of non-SMM code.

**Workaround:** None identified.

**Status:** For the steppings affected, see the Summary Tables of Changes.
**Errata**

**VLI2S  USB HSIC Interface Indicates Idle When Not Enabled**

**Problem:** The USB HSIC interface indicates IDLE on the HSIC bus while the resume well reset is asserted. However, the USB HSIC interface does not capture CONNECT indications while the resume well reset is asserted.

**Implication:** When the USB HSIC devices respond to IDLE with a brief CONNECT indication, a connection will not be established.

**Workaround:** Hardware and firmware can be configured to work around this issue. Delay completion of (or repeat) the USB HSIC device reset sequence such that an IDLE-CONNECT handshake occurs after the resume well reset has de-asserted. Please refer to latest version of "Bay Trail–M/D SoC BIOS Writers Guide".

**Status:** For the stepping affected, see the Summary Tables of Changes.

**VLI3S  LPE Audio May Not be Available on HDMI**

**Problem:** LPE (Low Power Engine) audio playback through HDMI should function when the HD Audio is disabled. Due to this erratum, LPE audio playback is blocked when the HD Audio controller is disabled by soft-strap.

**Implication:** HDMI will not output any audio when the HD Audio controller is disabled by soft-strap.

**Workaround:** The HD Audio controller should not be disabled by soft-strap. See the latest version of Bay Trail–I SoC BIOS Writers Guide on how to disable the HD Audio controller.

**Status:** For the stepping affected, see the Summary Tables of Changes.

**VLI4S  Pre-Allocating 32MB of Memory For Internal Graphics Changes The SUB_CLASS_CODE**

**Problem:** The datasheet specification states the support of 32MB of pre-allocated main memory for IGD (Internal Graphics Device) support. Due to this erratum, when GGC (GMCH Graphics Control) register (Bus 0; Device 2; Function 0; Offset 50H) GMS (Graphics Mode Select) Bits [7:3] are set to 1H (i.e. 32MB), the device’s PCIe SUB_CLASS_CODE field is incorrectly changed.

**Implication:** When this erratum occurs, BIOS does not use IGD as the console out device preventing the system boot.

**Workaround:** BIOS can pre-allocate any memory size stated in datasheet except 32MB for IGD.

**Status:** For the stepping affected, see the Summary Tables of Changes.
Specification Changes

There are no specification changes in this revision of the Specification Update.
There are no specification clarifications in this revision of the Specification Update.
Documentation Changes

There are no documentation changes in this revision of the Specification Update.