Intel® Pentium® 4 Processor in 478-pin Package and Intel® 845 Chipset Platform for DDR

Design Guide Update

March 2004

Notice: The Intel® 845 chipset family may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are documented in the Specification Update.

Document Number: 298595-003
INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY
ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL’S
TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS
OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS
FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY
RIGHT. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future
definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel® 845 chipset family may contain design defects or errors known as errata which may cause the product to deviate from published specifications.
Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Intel and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

*Other names and brands may be claimed as the property of others.

Copyright © 2002-2004, Intel Corporation
Content

Preface ....................................................................................................................... 5
General Design Considerations .................................................................................. 7
Schematic, Layout, and Routing Updates ................................................................. 9
Documentation Changes .......................................................................................... 11
# Revision History

<table>
<thead>
<tr>
<th>Rev.</th>
<th>Draft/Changes</th>
<th>Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>-001</td>
<td>Initial Release</td>
<td>April 2002</td>
</tr>
</tbody>
</table>
| -002 | (1) Added Documentation Change #3, Change Table 3, System Bus Routing Summary for the Processor  
(2) Added Documentation Change #4, Add Section 13.2, Intel® Boxed Processor Mechanical Keep-Outs  
(3) Added Documentation Change #5, Add Section 15.1.3, Intel® Boxed Processor Mechanical Keep-Outs | May 2002 |
| -003 | (1) Added Documentation Change #6, Revision –Intel® ICH2 Schematic Checklist | March 2004 |
Preface

This Design Guide Update document is an update to the specifications and information contained in the Intel® Pentium® 4 Processor in 478-pin Package and Intel® 845 Chipset Platform for DDR Design Guide, February 2002. This Design Guide Update may reference other documents listed in the following Affected Documents/Related Documents table. This document is a compilation of updates to the general design considerations; schematic, layout, and routing updates; and documentation changes. This document is intended for hardware system manufacturers and for software developers of applications, operating systems, and tools. The design guide (and this design guide update) is primarily targeted at the PC market segment and was first published in 2002. Those using this design guide and update should check for device availability before designing in any of the components included in this document.

Information types defined in the Nomenclature section of this document are consolidated into the public design guide update document when the public design guide document is first published. This design guide update document contains a complete list of all known information types.

### Affected Documents

<table>
<thead>
<tr>
<th>Document Title</th>
<th>Document Number</th>
</tr>
</thead>
</table>

### Related Documents

<table>
<thead>
<tr>
<th>Document Title</th>
<th>Document Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel® 845 Chipset: 82845 Memory Controller Hub (MCH) for DDR Datasheet, January 2002</td>
<td>298604-001</td>
</tr>
<tr>
<td>Intel® 82801BA (ICH2) I/O Controller Hub Datasheet</td>
<td>290687-002</td>
</tr>
</tbody>
</table>

### Nomenclature

**General Design Considerations** include system level considerations that the system designer should account for when developing hardware or software products using the Intel® 845 Chipset: 82845 Memory Controller Hub (MCH) for DDR.

**Schematic, Layout, and Routing Updates** include suggested changes to the current published schematics or layout, including typos, errors, or omissions from the current published documents.

**Documentation Changes** include suggested changes to the current published design guide not including the above.
# Codes Used in Summary Table

**Doc:** Document change or update that will be implemented.

**Shaded:** This item is either new or modified from the previous version of the document.

<table>
<thead>
<tr>
<th>NO.</th>
<th>Plans</th>
<th>GENERAL DESIGN CONSIDERATIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>There are no General Design Consideration changes in this Design Guide Update revision.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>NO.</th>
<th>Plans</th>
<th>SCHEMATIC, LAYOUT, AND ROUTING UPDATES</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>There are no Schematic, Layout, and Routing Updates in this Design Guide Update revision.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>NO.</th>
<th>Plans</th>
<th>DOCUMENTATION CHANGES</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Doc</td>
<td>Replace Figure 139, Intel® 845 Chipset Platform Using DDR System Memory Power Delivery Map</td>
</tr>
<tr>
<td>2</td>
<td>Doc</td>
<td>Added Section 4.6.7, Electrostatic Discharge Platform Recommendations</td>
</tr>
<tr>
<td>3</td>
<td>Doc</td>
<td>Change Table 3, System Bus Routing Summary for the Processor</td>
</tr>
<tr>
<td>4</td>
<td>Doc</td>
<td>Add Section 13.2, Intel® Boxed Processor Mechanical Keep-Outs</td>
</tr>
<tr>
<td>5</td>
<td>Doc</td>
<td>Add Section 15.1.3, Intel® Boxed Processor Mechanical Keep-Outs</td>
</tr>
<tr>
<td>6</td>
<td>Doc</td>
<td>Revise Section 14.1, Schematic Checklist, Host Interface, PWRGOOD</td>
</tr>
</tbody>
</table>
General Design Considerations

There are no General Design Considerations in this Design Guide Update revision.

§
There are no Schematic, Layout, and Routing Updates in this Design Guide Update revision.
Documentation Changes

1. Replaced: Replace Figure 139, Intel® 845 Chipset Platform Using DDR System Memory Power Delivery Map

Figure 139, Intel® 845 Chipset Platform Using DDR System Memory Power Delivery Map, in Section 12.2, has two changes in the ICH2 section:

One ICH2 power plane is added to it. This added ICH2 power plane is “ICH2 V5REF_SUS”. This power plane has always existed in the ICH2. It is not new. This addition to the Power Delivery Map simply shows this ICH2 plane.

The block labeled “ICH2 5 V” is renamed to “ICH2 V5REF”.

These two changes above also reflect the actual pin names on the ICH2.

A third change is that the two, 2.5 V VREG voltage regulators have corrections to the supported system power states (S0, S1, S2, etc.).

A forth change is that the supported system power states for the 1.25 V VREG voltage regulator have been moved inside the ellipse.

Figure 139 is replaced with the following new Power Delivery Map:
2. Electrostatic Discharge Platform Recommendations

The following new information is added as Section 4.6.7, Electrostatic Discharge Platform Recommendations:

4.6.7 Electrostatic Discharge Platform Recommendations

Electrostatic discharge (ESD) into a system can lead to system instability, and possibly cause functional failures when a system is in use. There are system level design methodologies that when followed can lead to higher ESD immunity. Electromagnetic fields due to ESD are introduced into a system through chassis openings such as the I/O back panel and PCI slots. These fields can introduce noise into signals and cause the system to malfunction. One can reduce the potential for issues at the I/O area by adding more ground plane on the motherboard around the I/O area. This can lead to a higher ESD immunity.

Intel recommends that the I/O area on the top and bottom signal layers of a 4-layer motherboard near the I/O back panel be filled with a ground fill as shown in Figures 1-4. In addition, a ground fill cutout should be placed on the Vcc layer in the area where the ground fill is done on the top and bottom layers. Intel recommends filling the I/O area as much as possible without effecting the signal routing. The board designer should fill the entire I/O area along the board edge.

The spacing from the ground fill to other shapes/traces should be at least 20 mils. It is recommended that these ground fill areas be connected to two chassis mounting holes (as seen in Figure 2). This will allow ESD current to travel to the chassis instead of the board. Ground stitching vias should be placed throughout the entire ground fill if possible. It is important that the vias are placed along the board edge. Ground stitching vias for the ground fill should be 100–150 mils apart or less.

In conclusion, Intel recommends the following:

- Fill the I/O area with the ground fill in all layers including signal layers whenever possible.
- Extend the ground fill along the entire back I/O area.
- Connect the ground fill to mounting holes.
- Place stitching vias 100-150 mils apart in the entire ground fill.

Figure 1. Top Signal Layer before the Ground Fill Near the I/O Area
Figure 2. Top Signal Layer after the Ground Fill Near the I/O Layer

Figure 3. Bottom Signal Layer before the Ground Fill Near the I/O Area

Figure 4. Bottom Signal Layer after the Ground Fill Near the I/O Area
3. **Change Table 3, System Bus Routing Summary for the Processor**

Reference Table 3, *System Bus Routing Summary for the Processor*, in Section 4.1. The parameter “Clock keep out zones” is changed as shown:

| Clock keep out zones | Refer to Table 57, BCLK [1:0]# Routing Guidelines, of this Design Guide |

4. **Add Section 13.2, Intel® Boxed Processor Mechanical Keep-Outs**

The following new section is added:

13.2 **Intel® Boxed Processor Mechanical Keep-Outs**

Verify Intel’s Boxed Processor mechanical keep-outs are marked and visible during board layout. This keep-out zone should be considered during chassis selection.

5. **Add Section 15.1.3, Intel® Boxed Processor Mechanical Keep-Outs**

The following new section is added:

15.1.3 **Intel® Boxed Processor Mechanical Keep-Outs**

<table>
<thead>
<tr>
<th>Checklist Item</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel® Boxed Processor Mechanical Keep-Outs</td>
</tr>
</tbody>
</table>

- Verify Intel’s Boxed Processor mechanical keep-outs are marked and visible during board layout. This keep-out zone should be considered during chassis selection.

6. **Revise Section 14.1, Schematic Checklist, Host interface, PWRGOOD**

Revise Section 14.1, *Schematic Checklist, Host Interface*, PWRGOOD with the following:

<table>
<thead>
<tr>
<th>Signal</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Processor/Intel® ICH2 Signals</strong></td>
<td></td>
</tr>
<tr>
<td>PWRGOOD</td>
<td>Connects to ICH2 CPUPWRGD pin. Note that a weak pull-up to V_CPU_IO is required and that such value should not exceed the Intel® ICH2's Ioh2/Iol2 specs.</td>
</tr>
</tbody>
</table>